summaryrefslogtreecommitdiff
path: root/firmware/target/arm/imx233/regs/stmp3700/regs-lradc.h
diff options
context:
space:
mode:
authorAmaury Pouly <amaury.pouly@gmail.com>2013-06-13 19:03:33 +0200
committerAmaury Pouly <amaury.pouly@gmail.com>2013-06-15 22:27:34 +0200
commit017667c2dc9843eb5082e991f421c773636dcf36 (patch)
tree60432008dd3bc012ac60cbfa771305f6d894dd84 /firmware/target/arm/imx233/regs/stmp3700/regs-lradc.h
parent97b9ade63945fd8b8261fb0cf1dd0aa225c1a319 (diff)
downloadrockbox-017667c2dc9843eb5082e991f421c773636dcf36.tar.gz
rockbox-017667c2dc9843eb5082e991f421c773636dcf36.zip
imx233: generate register headers for stmp3600, stmp3700 and imx233
Change-Id: Ia87086f4f4f4ecbb844ffd869407b14ea2509934
Diffstat (limited to 'firmware/target/arm/imx233/regs/stmp3700/regs-lradc.h')
-rw-r--r--firmware/target/arm/imx233/regs/stmp3700/regs-lradc.h708
1 files changed, 708 insertions, 0 deletions
diff --git a/firmware/target/arm/imx233/regs/stmp3700/regs-lradc.h b/firmware/target/arm/imx233/regs/stmp3700/regs-lradc.h
new file mode 100644
index 0000000000..ad0beecbae
--- /dev/null
+++ b/firmware/target/arm/imx233/regs/stmp3700/regs-lradc.h
@@ -0,0 +1,708 @@
1/***************************************************************************
2 * __________ __ ___.
3 * Open \______ \ ____ ____ | | _\_ |__ _______ ___
4 * Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
5 * Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
6 * Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
7 * \/ \/ \/ \/ \/
8 * This file was automatically generated by headergen, DO NOT EDIT it.
9 * headergen version: 2.1.7
10 * XML versions: stmp3700:3.2.0
11 *
12 * Copyright (C) 2013 by Amaury Pouly
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License
16 * as published by the Free Software Foundation; either version 2
17 * of the License, or (at your option) any later version.
18 *
19 * This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
20 * KIND, either express or implied.
21 *
22 ****************************************************************************/
23#ifndef __HEADERGEN__STMP3700__LRADC__H__
24#define __HEADERGEN__STMP3700__LRADC__H__
25
26#define REGS_LRADC_BASE (0x80050000)
27
28#define REGS_LRADC_VERSION "3.2.0"
29
30/**
31 * Register: HW_LRADC_CTRL0
32 * Address: 0
33 * SCT: yes
34*/
35#define HW_LRADC_CTRL0 (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x0 + 0x0))
36#define HW_LRADC_CTRL0_SET (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x0 + 0x4))
37#define HW_LRADC_CTRL0_CLR (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x0 + 0x8))
38#define HW_LRADC_CTRL0_TOG (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x0 + 0xc))
39#define BP_LRADC_CTRL0_SFTRST 31
40#define BM_LRADC_CTRL0_SFTRST 0x80000000
41#define BF_LRADC_CTRL0_SFTRST(v) (((v) << 31) & 0x80000000)
42#define BP_LRADC_CTRL0_CLKGATE 30
43#define BM_LRADC_CTRL0_CLKGATE 0x40000000
44#define BF_LRADC_CTRL0_CLKGATE(v) (((v) << 30) & 0x40000000)
45#define BP_LRADC_CTRL0_ONCHIP_GROUNDREF 21
46#define BM_LRADC_CTRL0_ONCHIP_GROUNDREF 0x200000
47#define BV_LRADC_CTRL0_ONCHIP_GROUNDREF__OFF 0x0
48#define BV_LRADC_CTRL0_ONCHIP_GROUNDREF__ON 0x1
49#define BF_LRADC_CTRL0_ONCHIP_GROUNDREF(v) (((v) << 21) & 0x200000)
50#define BF_LRADC_CTRL0_ONCHIP_GROUNDREF_V(v) ((BV_LRADC_CTRL0_ONCHIP_GROUNDREF__##v << 21) & 0x200000)
51#define BP_LRADC_CTRL0_TOUCH_DETECT_ENABLE 20
52#define BM_LRADC_CTRL0_TOUCH_DETECT_ENABLE 0x100000
53#define BV_LRADC_CTRL0_TOUCH_DETECT_ENABLE__OFF 0x0
54#define BV_LRADC_CTRL0_TOUCH_DETECT_ENABLE__ON 0x1
55#define BF_LRADC_CTRL0_TOUCH_DETECT_ENABLE(v) (((v) << 20) & 0x100000)
56#define BF_LRADC_CTRL0_TOUCH_DETECT_ENABLE_V(v) ((BV_LRADC_CTRL0_TOUCH_DETECT_ENABLE__##v << 20) & 0x100000)
57#define BP_LRADC_CTRL0_YMINUS_ENABLE 19
58#define BM_LRADC_CTRL0_YMINUS_ENABLE 0x80000
59#define BV_LRADC_CTRL0_YMINUS_ENABLE__OFF 0x0
60#define BV_LRADC_CTRL0_YMINUS_ENABLE__ON 0x1
61#define BF_LRADC_CTRL0_YMINUS_ENABLE(v) (((v) << 19) & 0x80000)
62#define BF_LRADC_CTRL0_YMINUS_ENABLE_V(v) ((BV_LRADC_CTRL0_YMINUS_ENABLE__##v << 19) & 0x80000)
63#define BP_LRADC_CTRL0_XMINUS_ENABLE 18
64#define BM_LRADC_CTRL0_XMINUS_ENABLE 0x40000
65#define BV_LRADC_CTRL0_XMINUS_ENABLE__OFF 0x0
66#define BV_LRADC_CTRL0_XMINUS_ENABLE__ON 0x1
67#define BF_LRADC_CTRL0_XMINUS_ENABLE(v) (((v) << 18) & 0x40000)
68#define BF_LRADC_CTRL0_XMINUS_ENABLE_V(v) ((BV_LRADC_CTRL0_XMINUS_ENABLE__##v << 18) & 0x40000)
69#define BP_LRADC_CTRL0_YPLUS_ENABLE 17
70#define BM_LRADC_CTRL0_YPLUS_ENABLE 0x20000
71#define BV_LRADC_CTRL0_YPLUS_ENABLE__OFF 0x0
72#define BV_LRADC_CTRL0_YPLUS_ENABLE__ON 0x1
73#define BF_LRADC_CTRL0_YPLUS_ENABLE(v) (((v) << 17) & 0x20000)
74#define BF_LRADC_CTRL0_YPLUS_ENABLE_V(v) ((BV_LRADC_CTRL0_YPLUS_ENABLE__##v << 17) & 0x20000)
75#define BP_LRADC_CTRL0_XPLUS_ENABLE 16
76#define BM_LRADC_CTRL0_XPLUS_ENABLE 0x10000
77#define BV_LRADC_CTRL0_XPLUS_ENABLE__OFF 0x0
78#define BV_LRADC_CTRL0_XPLUS_ENABLE__ON 0x1
79#define BF_LRADC_CTRL0_XPLUS_ENABLE(v) (((v) << 16) & 0x10000)
80#define BF_LRADC_CTRL0_XPLUS_ENABLE_V(v) ((BV_LRADC_CTRL0_XPLUS_ENABLE__##v << 16) & 0x10000)
81#define BP_LRADC_CTRL0_SCHEDULE 0
82#define BM_LRADC_CTRL0_SCHEDULE 0xff
83#define BF_LRADC_CTRL0_SCHEDULE(v) (((v) << 0) & 0xff)
84
85/**
86 * Register: HW_LRADC_CTRL1
87 * Address: 0x10
88 * SCT: yes
89*/
90#define HW_LRADC_CTRL1 (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x10 + 0x0))
91#define HW_LRADC_CTRL1_SET (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x10 + 0x4))
92#define HW_LRADC_CTRL1_CLR (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x10 + 0x8))
93#define HW_LRADC_CTRL1_TOG (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x10 + 0xc))
94#define BP_LRADC_CTRL1_TOUCH_DETECT_IRQ_EN 24
95#define BM_LRADC_CTRL1_TOUCH_DETECT_IRQ_EN 0x1000000
96#define BV_LRADC_CTRL1_TOUCH_DETECT_IRQ_EN__DISABLE 0x0
97#define BV_LRADC_CTRL1_TOUCH_DETECT_IRQ_EN__ENABLE 0x1
98#define BF_LRADC_CTRL1_TOUCH_DETECT_IRQ_EN(v) (((v) << 24) & 0x1000000)
99#define BF_LRADC_CTRL1_TOUCH_DETECT_IRQ_EN_V(v) ((BV_LRADC_CTRL1_TOUCH_DETECT_IRQ_EN__##v << 24) & 0x1000000)
100#define BP_LRADC_CTRL1_LRADC7_IRQ_EN 23
101#define BM_LRADC_CTRL1_LRADC7_IRQ_EN 0x800000
102#define BV_LRADC_CTRL1_LRADC7_IRQ_EN__DISABLE 0x0
103#define BV_LRADC_CTRL1_LRADC7_IRQ_EN__ENABLE 0x1
104#define BF_LRADC_CTRL1_LRADC7_IRQ_EN(v) (((v) << 23) & 0x800000)
105#define BF_LRADC_CTRL1_LRADC7_IRQ_EN_V(v) ((BV_LRADC_CTRL1_LRADC7_IRQ_EN__##v << 23) & 0x800000)
106#define BP_LRADC_CTRL1_LRADC6_IRQ_EN 22
107#define BM_LRADC_CTRL1_LRADC6_IRQ_EN 0x400000
108#define BV_LRADC_CTRL1_LRADC6_IRQ_EN__DISABLE 0x0
109#define BV_LRADC_CTRL1_LRADC6_IRQ_EN__ENABLE 0x1
110#define BF_LRADC_CTRL1_LRADC6_IRQ_EN(v) (((v) << 22) & 0x400000)
111#define BF_LRADC_CTRL1_LRADC6_IRQ_EN_V(v) ((BV_LRADC_CTRL1_LRADC6_IRQ_EN__##v << 22) & 0x400000)
112#define BP_LRADC_CTRL1_LRADC5_IRQ_EN 21
113#define BM_LRADC_CTRL1_LRADC5_IRQ_EN 0x200000
114#define BV_LRADC_CTRL1_LRADC5_IRQ_EN__DISABLE 0x0
115#define BV_LRADC_CTRL1_LRADC5_IRQ_EN__ENABLE 0x1
116#define BF_LRADC_CTRL1_LRADC5_IRQ_EN(v) (((v) << 21) & 0x200000)
117#define BF_LRADC_CTRL1_LRADC5_IRQ_EN_V(v) ((BV_LRADC_CTRL1_LRADC5_IRQ_EN__##v << 21) & 0x200000)
118#define BP_LRADC_CTRL1_LRADC4_IRQ_EN 20
119#define BM_LRADC_CTRL1_LRADC4_IRQ_EN 0x100000
120#define BV_LRADC_CTRL1_LRADC4_IRQ_EN__DISABLE 0x0
121#define BV_LRADC_CTRL1_LRADC4_IRQ_EN__ENABLE 0x1
122#define BF_LRADC_CTRL1_LRADC4_IRQ_EN(v) (((v) << 20) & 0x100000)
123#define BF_LRADC_CTRL1_LRADC4_IRQ_EN_V(v) ((BV_LRADC_CTRL1_LRADC4_IRQ_EN__##v << 20) & 0x100000)
124#define BP_LRADC_CTRL1_LRADC3_IRQ_EN 19
125#define BM_LRADC_CTRL1_LRADC3_IRQ_EN 0x80000
126#define BV_LRADC_CTRL1_LRADC3_IRQ_EN__DISABLE 0x0
127#define BV_LRADC_CTRL1_LRADC3_IRQ_EN__ENABLE 0x1
128#define BF_LRADC_CTRL1_LRADC3_IRQ_EN(v) (((v) << 19) & 0x80000)
129#define BF_LRADC_CTRL1_LRADC3_IRQ_EN_V(v) ((BV_LRADC_CTRL1_LRADC3_IRQ_EN__##v << 19) & 0x80000)
130#define BP_LRADC_CTRL1_LRADC2_IRQ_EN 18
131#define BM_LRADC_CTRL1_LRADC2_IRQ_EN 0x40000
132#define BV_LRADC_CTRL1_LRADC2_IRQ_EN__DISABLE 0x0
133#define BV_LRADC_CTRL1_LRADC2_IRQ_EN__ENABLE 0x1
134#define BF_LRADC_CTRL1_LRADC2_IRQ_EN(v) (((v) << 18) & 0x40000)
135#define BF_LRADC_CTRL1_LRADC2_IRQ_EN_V(v) ((BV_LRADC_CTRL1_LRADC2_IRQ_EN__##v << 18) & 0x40000)
136#define BP_LRADC_CTRL1_LRADC1_IRQ_EN 17
137#define BM_LRADC_CTRL1_LRADC1_IRQ_EN 0x20000
138#define BV_LRADC_CTRL1_LRADC1_IRQ_EN__DISABLE 0x0
139#define BV_LRADC_CTRL1_LRADC1_IRQ_EN__ENABLE 0x1
140#define BF_LRADC_CTRL1_LRADC1_IRQ_EN(v) (((v) << 17) & 0x20000)
141#define BF_LRADC_CTRL1_LRADC1_IRQ_EN_V(v) ((BV_LRADC_CTRL1_LRADC1_IRQ_EN__##v << 17) & 0x20000)
142#define BP_LRADC_CTRL1_LRADC0_IRQ_EN 16
143#define BM_LRADC_CTRL1_LRADC0_IRQ_EN 0x10000
144#define BV_LRADC_CTRL1_LRADC0_IRQ_EN__DISABLE 0x0
145#define BV_LRADC_CTRL1_LRADC0_IRQ_EN__ENABLE 0x1
146#define BF_LRADC_CTRL1_LRADC0_IRQ_EN(v) (((v) << 16) & 0x10000)
147#define BF_LRADC_CTRL1_LRADC0_IRQ_EN_V(v) ((BV_LRADC_CTRL1_LRADC0_IRQ_EN__##v << 16) & 0x10000)
148#define BP_LRADC_CTRL1_TOUCH_DETECT_IRQ 8
149#define BM_LRADC_CTRL1_TOUCH_DETECT_IRQ 0x100
150#define BV_LRADC_CTRL1_TOUCH_DETECT_IRQ__CLEAR 0x0
151#define BV_LRADC_CTRL1_TOUCH_DETECT_IRQ__PENDING 0x1
152#define BF_LRADC_CTRL1_TOUCH_DETECT_IRQ(v) (((v) << 8) & 0x100)
153#define BF_LRADC_CTRL1_TOUCH_DETECT_IRQ_V(v) ((BV_LRADC_CTRL1_TOUCH_DETECT_IRQ__##v << 8) & 0x100)
154#define BP_LRADC_CTRL1_LRADC7_IRQ 7
155#define BM_LRADC_CTRL1_LRADC7_IRQ 0x80
156#define BV_LRADC_CTRL1_LRADC7_IRQ__CLEAR 0x0
157#define BV_LRADC_CTRL1_LRADC7_IRQ__PENDING 0x1
158#define BF_LRADC_CTRL1_LRADC7_IRQ(v) (((v) << 7) & 0x80)
159#define BF_LRADC_CTRL1_LRADC7_IRQ_V(v) ((BV_LRADC_CTRL1_LRADC7_IRQ__##v << 7) & 0x80)
160#define BP_LRADC_CTRL1_LRADC6_IRQ 6
161#define BM_LRADC_CTRL1_LRADC6_IRQ 0x40
162#define BV_LRADC_CTRL1_LRADC6_IRQ__CLEAR 0x0
163#define BV_LRADC_CTRL1_LRADC6_IRQ__PENDING 0x1
164#define BF_LRADC_CTRL1_LRADC6_IRQ(v) (((v) << 6) & 0x40)
165#define BF_LRADC_CTRL1_LRADC6_IRQ_V(v) ((BV_LRADC_CTRL1_LRADC6_IRQ__##v << 6) & 0x40)
166#define BP_LRADC_CTRL1_LRADC5_IRQ 5
167#define BM_LRADC_CTRL1_LRADC5_IRQ 0x20
168#define BV_LRADC_CTRL1_LRADC5_IRQ__CLEAR 0x0
169#define BV_LRADC_CTRL1_LRADC5_IRQ__PENDING 0x1
170#define BF_LRADC_CTRL1_LRADC5_IRQ(v) (((v) << 5) & 0x20)
171#define BF_LRADC_CTRL1_LRADC5_IRQ_V(v) ((BV_LRADC_CTRL1_LRADC5_IRQ__##v << 5) & 0x20)
172#define BP_LRADC_CTRL1_LRADC4_IRQ 4
173#define BM_LRADC_CTRL1_LRADC4_IRQ 0x10
174#define BV_LRADC_CTRL1_LRADC4_IRQ__CLEAR 0x0
175#define BV_LRADC_CTRL1_LRADC4_IRQ__PENDING 0x1
176#define BF_LRADC_CTRL1_LRADC4_IRQ(v) (((v) << 4) & 0x10)
177#define BF_LRADC_CTRL1_LRADC4_IRQ_V(v) ((BV_LRADC_CTRL1_LRADC4_IRQ__##v << 4) & 0x10)
178#define BP_LRADC_CTRL1_LRADC3_IRQ 3
179#define BM_LRADC_CTRL1_LRADC3_IRQ 0x8
180#define BV_LRADC_CTRL1_LRADC3_IRQ__CLEAR 0x0
181#define BV_LRADC_CTRL1_LRADC3_IRQ__PENDING 0x1
182#define BF_LRADC_CTRL1_LRADC3_IRQ(v) (((v) << 3) & 0x8)
183#define BF_LRADC_CTRL1_LRADC3_IRQ_V(v) ((BV_LRADC_CTRL1_LRADC3_IRQ__##v << 3) & 0x8)
184#define BP_LRADC_CTRL1_LRADC2_IRQ 2
185#define BM_LRADC_CTRL1_LRADC2_IRQ 0x4
186#define BV_LRADC_CTRL1_LRADC2_IRQ__CLEAR 0x0
187#define BV_LRADC_CTRL1_LRADC2_IRQ__PENDING 0x1
188#define BF_LRADC_CTRL1_LRADC2_IRQ(v) (((v) << 2) & 0x4)
189#define BF_LRADC_CTRL1_LRADC2_IRQ_V(v) ((BV_LRADC_CTRL1_LRADC2_IRQ__##v << 2) & 0x4)
190#define BP_LRADC_CTRL1_LRADC1_IRQ 1
191#define BM_LRADC_CTRL1_LRADC1_IRQ 0x2
192#define BV_LRADC_CTRL1_LRADC1_IRQ__CLEAR 0x0
193#define BV_LRADC_CTRL1_LRADC1_IRQ__PENDING 0x1
194#define BF_LRADC_CTRL1_LRADC1_IRQ(v) (((v) << 1) & 0x2)
195#define BF_LRADC_CTRL1_LRADC1_IRQ_V(v) ((BV_LRADC_CTRL1_LRADC1_IRQ__##v << 1) & 0x2)
196#define BP_LRADC_CTRL1_LRADC0_IRQ 0
197#define BM_LRADC_CTRL1_LRADC0_IRQ 0x1
198#define BV_LRADC_CTRL1_LRADC0_IRQ__CLEAR 0x0
199#define BV_LRADC_CTRL1_LRADC0_IRQ__PENDING 0x1
200#define BF_LRADC_CTRL1_LRADC0_IRQ(v) (((v) << 0) & 0x1)
201#define BF_LRADC_CTRL1_LRADC0_IRQ_V(v) ((BV_LRADC_CTRL1_LRADC0_IRQ__##v << 0) & 0x1)
202
203/**
204 * Register: HW_LRADC_CTRL2
205 * Address: 0x20
206 * SCT: yes
207*/
208#define HW_LRADC_CTRL2 (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x20 + 0x0))
209#define HW_LRADC_CTRL2_SET (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x20 + 0x4))
210#define HW_LRADC_CTRL2_CLR (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x20 + 0x8))
211#define HW_LRADC_CTRL2_TOG (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x20 + 0xc))
212#define BP_LRADC_CTRL2_DIVIDE_BY_TWO 24
213#define BM_LRADC_CTRL2_DIVIDE_BY_TWO 0xff000000
214#define BF_LRADC_CTRL2_DIVIDE_BY_TWO(v) (((v) << 24) & 0xff000000)
215#define BP_LRADC_CTRL2_BL_AMP_BYPASS 23
216#define BM_LRADC_CTRL2_BL_AMP_BYPASS 0x800000
217#define BV_LRADC_CTRL2_BL_AMP_BYPASS__DISABLE 0x0
218#define BV_LRADC_CTRL2_BL_AMP_BYPASS__ENABLE 0x1
219#define BF_LRADC_CTRL2_BL_AMP_BYPASS(v) (((v) << 23) & 0x800000)
220#define BF_LRADC_CTRL2_BL_AMP_BYPASS_V(v) ((BV_LRADC_CTRL2_BL_AMP_BYPASS__##v << 23) & 0x800000)
221#define BP_LRADC_CTRL2_BL_ENABLE 22
222#define BM_LRADC_CTRL2_BL_ENABLE 0x400000
223#define BF_LRADC_CTRL2_BL_ENABLE(v) (((v) << 22) & 0x400000)
224#define BP_LRADC_CTRL2_BL_MUX_SELECT 21
225#define BM_LRADC_CTRL2_BL_MUX_SELECT 0x200000
226#define BF_LRADC_CTRL2_BL_MUX_SELECT(v) (((v) << 21) & 0x200000)
227#define BP_LRADC_CTRL2_BL_BRIGHTNESS 16
228#define BM_LRADC_CTRL2_BL_BRIGHTNESS 0x1f0000
229#define BF_LRADC_CTRL2_BL_BRIGHTNESS(v) (((v) << 16) & 0x1f0000)
230#define BP_LRADC_CTRL2_TEMPSENSE_PWD 15
231#define BM_LRADC_CTRL2_TEMPSENSE_PWD 0x8000
232#define BV_LRADC_CTRL2_TEMPSENSE_PWD__DISABLE 0x0
233#define BV_LRADC_CTRL2_TEMPSENSE_PWD__ENABLE 0x1
234#define BF_LRADC_CTRL2_TEMPSENSE_PWD(v) (((v) << 15) & 0x8000)
235#define BF_LRADC_CTRL2_TEMPSENSE_PWD_V(v) ((BV_LRADC_CTRL2_TEMPSENSE_PWD__##v << 15) & 0x8000)
236#define BP_LRADC_CTRL2_EXT_EN1 13
237#define BM_LRADC_CTRL2_EXT_EN1 0x2000
238#define BV_LRADC_CTRL2_EXT_EN1__DISABLE 0x0
239#define BV_LRADC_CTRL2_EXT_EN1__ENABLE 0x1
240#define BF_LRADC_CTRL2_EXT_EN1(v) (((v) << 13) & 0x2000)
241#define BF_LRADC_CTRL2_EXT_EN1_V(v) ((BV_LRADC_CTRL2_EXT_EN1__##v << 13) & 0x2000)
242#define BP_LRADC_CTRL2_EXT_EN0 12
243#define BM_LRADC_CTRL2_EXT_EN0 0x1000
244#define BF_LRADC_CTRL2_EXT_EN0(v) (((v) << 12) & 0x1000)
245#define BP_LRADC_CTRL2_TEMP_SENSOR_IENABLE1 9
246#define BM_LRADC_CTRL2_TEMP_SENSOR_IENABLE1 0x200
247#define BV_LRADC_CTRL2_TEMP_SENSOR_IENABLE1__DISABLE 0x0
248#define BV_LRADC_CTRL2_TEMP_SENSOR_IENABLE1__ENABLE 0x1
249#define BF_LRADC_CTRL2_TEMP_SENSOR_IENABLE1(v) (((v) << 9) & 0x200)
250#define BF_LRADC_CTRL2_TEMP_SENSOR_IENABLE1_V(v) ((BV_LRADC_CTRL2_TEMP_SENSOR_IENABLE1__##v << 9) & 0x200)
251#define BP_LRADC_CTRL2_TEMP_SENSOR_IENABLE0 8
252#define BM_LRADC_CTRL2_TEMP_SENSOR_IENABLE0 0x100
253#define BV_LRADC_CTRL2_TEMP_SENSOR_IENABLE0__DISABLE 0x0
254#define BV_LRADC_CTRL2_TEMP_SENSOR_IENABLE0__ENABLE 0x1
255#define BF_LRADC_CTRL2_TEMP_SENSOR_IENABLE0(v) (((v) << 8) & 0x100)
256#define BF_LRADC_CTRL2_TEMP_SENSOR_IENABLE0_V(v) ((BV_LRADC_CTRL2_TEMP_SENSOR_IENABLE0__##v << 8) & 0x100)
257#define BP_LRADC_CTRL2_TEMP_ISRC1 4
258#define BM_LRADC_CTRL2_TEMP_ISRC1 0xf0
259#define BV_LRADC_CTRL2_TEMP_ISRC1__300 0xf
260#define BV_LRADC_CTRL2_TEMP_ISRC1__280 0xe
261#define BV_LRADC_CTRL2_TEMP_ISRC1__260 0xd
262#define BV_LRADC_CTRL2_TEMP_ISRC1__240 0xc
263#define BV_LRADC_CTRL2_TEMP_ISRC1__220 0xb
264#define BV_LRADC_CTRL2_TEMP_ISRC1__200 0xa
265#define BV_LRADC_CTRL2_TEMP_ISRC1__180 0x9
266#define BV_LRADC_CTRL2_TEMP_ISRC1__160 0x8
267#define BV_LRADC_CTRL2_TEMP_ISRC1__140 0x7
268#define BV_LRADC_CTRL2_TEMP_ISRC1__120 0x6
269#define BV_LRADC_CTRL2_TEMP_ISRC1__100 0x5
270#define BV_LRADC_CTRL2_TEMP_ISRC1__80 0x4
271#define BV_LRADC_CTRL2_TEMP_ISRC1__60 0x3
272#define BV_LRADC_CTRL2_TEMP_ISRC1__40 0x2
273#define BV_LRADC_CTRL2_TEMP_ISRC1__20 0x1
274#define BV_LRADC_CTRL2_TEMP_ISRC1__ZERO 0x0
275#define BF_LRADC_CTRL2_TEMP_ISRC1(v) (((v) << 4) & 0xf0)
276#define BF_LRADC_CTRL2_TEMP_ISRC1_V(v) ((BV_LRADC_CTRL2_TEMP_ISRC1__##v << 4) & 0xf0)
277#define BP_LRADC_CTRL2_TEMP_ISRC0 0
278#define BM_LRADC_CTRL2_TEMP_ISRC0 0xf
279#define BV_LRADC_CTRL2_TEMP_ISRC0__300 0xf
280#define BV_LRADC_CTRL2_TEMP_ISRC0__280 0xe
281#define BV_LRADC_CTRL2_TEMP_ISRC0__260 0xd
282#define BV_LRADC_CTRL2_TEMP_ISRC0__240 0xc
283#define BV_LRADC_CTRL2_TEMP_ISRC0__220 0xb
284#define BV_LRADC_CTRL2_TEMP_ISRC0__200 0xa
285#define BV_LRADC_CTRL2_TEMP_ISRC0__180 0x9
286#define BV_LRADC_CTRL2_TEMP_ISRC0__160 0x8
287#define BV_LRADC_CTRL2_TEMP_ISRC0__140 0x7
288#define BV_LRADC_CTRL2_TEMP_ISRC0__120 0x6
289#define BV_LRADC_CTRL2_TEMP_ISRC0__100 0x5
290#define BV_LRADC_CTRL2_TEMP_ISRC0__80 0x4
291#define BV_LRADC_CTRL2_TEMP_ISRC0__60 0x3
292#define BV_LRADC_CTRL2_TEMP_ISRC0__40 0x2
293#define BV_LRADC_CTRL2_TEMP_ISRC0__20 0x1
294#define BV_LRADC_CTRL2_TEMP_ISRC0__ZERO 0x0
295#define BF_LRADC_CTRL2_TEMP_ISRC0(v) (((v) << 0) & 0xf)
296#define BF_LRADC_CTRL2_TEMP_ISRC0_V(v) ((BV_LRADC_CTRL2_TEMP_ISRC0__##v << 0) & 0xf)
297
298/**
299 * Register: HW_LRADC_CTRL3
300 * Address: 0x30
301 * SCT: yes
302*/
303#define HW_LRADC_CTRL3 (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x30 + 0x0))
304#define HW_LRADC_CTRL3_SET (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x30 + 0x4))
305#define HW_LRADC_CTRL3_CLR (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x30 + 0x8))
306#define HW_LRADC_CTRL3_TOG (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x30 + 0xc))
307#define BP_LRADC_CTRL3_DISCARD 24
308#define BM_LRADC_CTRL3_DISCARD 0x3000000
309#define BV_LRADC_CTRL3_DISCARD__1_SAMPLE 0x1
310#define BV_LRADC_CTRL3_DISCARD__2_SAMPLES 0x2
311#define BV_LRADC_CTRL3_DISCARD__3_SAMPLES 0x3
312#define BF_LRADC_CTRL3_DISCARD(v) (((v) << 24) & 0x3000000)
313#define BF_LRADC_CTRL3_DISCARD_V(v) ((BV_LRADC_CTRL3_DISCARD__##v << 24) & 0x3000000)
314#define BP_LRADC_CTRL3_FORCE_ANALOG_PWUP 23
315#define BM_LRADC_CTRL3_FORCE_ANALOG_PWUP 0x800000
316#define BV_LRADC_CTRL3_FORCE_ANALOG_PWUP__OFF 0x0
317#define BV_LRADC_CTRL3_FORCE_ANALOG_PWUP__ON 0x1
318#define BF_LRADC_CTRL3_FORCE_ANALOG_PWUP(v) (((v) << 23) & 0x800000)
319#define BF_LRADC_CTRL3_FORCE_ANALOG_PWUP_V(v) ((BV_LRADC_CTRL3_FORCE_ANALOG_PWUP__##v << 23) & 0x800000)
320#define BP_LRADC_CTRL3_FORCE_ANALOG_PWDN 22
321#define BM_LRADC_CTRL3_FORCE_ANALOG_PWDN 0x400000
322#define BV_LRADC_CTRL3_FORCE_ANALOG_PWDN__ON 0x0
323#define BV_LRADC_CTRL3_FORCE_ANALOG_PWDN__OFF 0x1
324#define BF_LRADC_CTRL3_FORCE_ANALOG_PWDN(v) (((v) << 22) & 0x400000)
325#define BF_LRADC_CTRL3_FORCE_ANALOG_PWDN_V(v) ((BV_LRADC_CTRL3_FORCE_ANALOG_PWDN__##v << 22) & 0x400000)
326#define BP_LRADC_CTRL3_CYCLE_TIME 8
327#define BM_LRADC_CTRL3_CYCLE_TIME 0x300
328#define BV_LRADC_CTRL3_CYCLE_TIME__6MHZ 0x0
329#define BV_LRADC_CTRL3_CYCLE_TIME__4MHZ 0x1
330#define BV_LRADC_CTRL3_CYCLE_TIME__3MHZ 0x2
331#define BV_LRADC_CTRL3_CYCLE_TIME__2MHZ 0x3
332#define BF_LRADC_CTRL3_CYCLE_TIME(v) (((v) << 8) & 0x300)
333#define BF_LRADC_CTRL3_CYCLE_TIME_V(v) ((BV_LRADC_CTRL3_CYCLE_TIME__##v << 8) & 0x300)
334#define BP_LRADC_CTRL3_HIGH_TIME 4
335#define BM_LRADC_CTRL3_HIGH_TIME 0x30
336#define BV_LRADC_CTRL3_HIGH_TIME__42NS 0x0
337#define BV_LRADC_CTRL3_HIGH_TIME__83NS 0x1
338#define BV_LRADC_CTRL3_HIGH_TIME__125NS 0x2
339#define BV_LRADC_CTRL3_HIGH_TIME__250NS 0x3
340#define BF_LRADC_CTRL3_HIGH_TIME(v) (((v) << 4) & 0x30)
341#define BF_LRADC_CTRL3_HIGH_TIME_V(v) ((BV_LRADC_CTRL3_HIGH_TIME__##v << 4) & 0x30)
342#define BP_LRADC_CTRL3_DELAY_CLOCK 1
343#define BM_LRADC_CTRL3_DELAY_CLOCK 0x2
344#define BV_LRADC_CTRL3_DELAY_CLOCK__NORMAL 0x0
345#define BV_LRADC_CTRL3_DELAY_CLOCK__DELAYED 0x1
346#define BF_LRADC_CTRL3_DELAY_CLOCK(v) (((v) << 1) & 0x2)
347#define BF_LRADC_CTRL3_DELAY_CLOCK_V(v) ((BV_LRADC_CTRL3_DELAY_CLOCK__##v << 1) & 0x2)
348#define BP_LRADC_CTRL3_INVERT_CLOCK 0
349#define BM_LRADC_CTRL3_INVERT_CLOCK 0x1
350#define BV_LRADC_CTRL3_INVERT_CLOCK__NORMAL 0x0
351#define BV_LRADC_CTRL3_INVERT_CLOCK__INVERT 0x1
352#define BF_LRADC_CTRL3_INVERT_CLOCK(v) (((v) << 0) & 0x1)
353#define BF_LRADC_CTRL3_INVERT_CLOCK_V(v) ((BV_LRADC_CTRL3_INVERT_CLOCK__##v << 0) & 0x1)
354
355/**
356 * Register: HW_LRADC_STATUS
357 * Address: 0x40
358 * SCT: no
359*/
360#define HW_LRADC_STATUS (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x40))
361#define BP_LRADC_STATUS_TEMP1_PRESENT 26
362#define BM_LRADC_STATUS_TEMP1_PRESENT 0x4000000
363#define BF_LRADC_STATUS_TEMP1_PRESENT(v) (((v) << 26) & 0x4000000)
364#define BP_LRADC_STATUS_TEMP0_PRESENT 25
365#define BM_LRADC_STATUS_TEMP0_PRESENT 0x2000000
366#define BF_LRADC_STATUS_TEMP0_PRESENT(v) (((v) << 25) & 0x2000000)
367#define BP_LRADC_STATUS_TOUCH_PANEL_PRESENT 24
368#define BM_LRADC_STATUS_TOUCH_PANEL_PRESENT 0x1000000
369#define BF_LRADC_STATUS_TOUCH_PANEL_PRESENT(v) (((v) << 24) & 0x1000000)
370#define BP_LRADC_STATUS_CHANNEL7_PRESENT 23
371#define BM_LRADC_STATUS_CHANNEL7_PRESENT 0x800000
372#define BF_LRADC_STATUS_CHANNEL7_PRESENT(v) (((v) << 23) & 0x800000)
373#define BP_LRADC_STATUS_CHANNEL6_PRESENT 22
374#define BM_LRADC_STATUS_CHANNEL6_PRESENT 0x400000
375#define BF_LRADC_STATUS_CHANNEL6_PRESENT(v) (((v) << 22) & 0x400000)
376#define BP_LRADC_STATUS_CHANNEL5_PRESENT 21
377#define BM_LRADC_STATUS_CHANNEL5_PRESENT 0x200000
378#define BF_LRADC_STATUS_CHANNEL5_PRESENT(v) (((v) << 21) & 0x200000)
379#define BP_LRADC_STATUS_CHANNEL4_PRESENT 20
380#define BM_LRADC_STATUS_CHANNEL4_PRESENT 0x100000
381#define BF_LRADC_STATUS_CHANNEL4_PRESENT(v) (((v) << 20) & 0x100000)
382#define BP_LRADC_STATUS_CHANNEL3_PRESENT 19
383#define BM_LRADC_STATUS_CHANNEL3_PRESENT 0x80000
384#define BF_LRADC_STATUS_CHANNEL3_PRESENT(v) (((v) << 19) & 0x80000)
385#define BP_LRADC_STATUS_CHANNEL2_PRESENT 18
386#define BM_LRADC_STATUS_CHANNEL2_PRESENT 0x40000
387#define BF_LRADC_STATUS_CHANNEL2_PRESENT(v) (((v) << 18) & 0x40000)
388#define BP_LRADC_STATUS_CHANNEL1_PRESENT 17
389#define BM_LRADC_STATUS_CHANNEL1_PRESENT 0x20000
390#define BF_LRADC_STATUS_CHANNEL1_PRESENT(v) (((v) << 17) & 0x20000)
391#define BP_LRADC_STATUS_CHANNEL0_PRESENT 16
392#define BM_LRADC_STATUS_CHANNEL0_PRESENT 0x10000
393#define BF_LRADC_STATUS_CHANNEL0_PRESENT(v) (((v) << 16) & 0x10000)
394#define BP_LRADC_STATUS_TOUCH_DETECT_RAW 0
395#define BM_LRADC_STATUS_TOUCH_DETECT_RAW 0x1
396#define BV_LRADC_STATUS_TOUCH_DETECT_RAW__OPEN 0x0
397#define BV_LRADC_STATUS_TOUCH_DETECT_RAW__HIT 0x1
398#define BF_LRADC_STATUS_TOUCH_DETECT_RAW(v) (((v) << 0) & 0x1)
399#define BF_LRADC_STATUS_TOUCH_DETECT_RAW_V(v) ((BV_LRADC_STATUS_TOUCH_DETECT_RAW__##v << 0) & 0x1)
400
401/**
402 * Register: HW_LRADC_CHn
403 * Address: 0x50+n*0x10
404 * SCT: yes
405*/
406#define HW_LRADC_CHn(n) (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x50+(n)*0x10 + 0x0))
407#define HW_LRADC_CHn_SET(n) (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x50+(n)*0x10 + 0x4))
408#define HW_LRADC_CHn_CLR(n) (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x50+(n)*0x10 + 0x8))
409#define HW_LRADC_CHn_TOG(n) (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x50+(n)*0x10 + 0xc))
410#define BP_LRADC_CHn_TOGGLE 31
411#define BM_LRADC_CHn_TOGGLE 0x80000000
412#define BF_LRADC_CHn_TOGGLE(v) (((v) << 31) & 0x80000000)
413#define BP_LRADC_CHn_ACCUMULATE 29
414#define BM_LRADC_CHn_ACCUMULATE 0x20000000
415#define BF_LRADC_CHn_ACCUMULATE(v) (((v) << 29) & 0x20000000)
416#define BP_LRADC_CHn_NUM_SAMPLES 24
417#define BM_LRADC_CHn_NUM_SAMPLES 0x1f000000
418#define BF_LRADC_CHn_NUM_SAMPLES(v) (((v) << 24) & 0x1f000000)
419#define BP_LRADC_CHn_VALUE 0
420#define BM_LRADC_CHn_VALUE 0x3ffff
421#define BF_LRADC_CHn_VALUE(v) (((v) << 0) & 0x3ffff)
422
423/**
424 * Register: HW_LRADC_DELAYn
425 * Address: 0xd0+n*0x10
426 * SCT: yes
427*/
428#define HW_LRADC_DELAYn(n) (*(volatile unsigned long *)(REGS_LRADC_BASE + 0xd0+(n)*0x10 + 0x0))
429#define HW_LRADC_DELAYn_SET(n) (*(volatile unsigned long *)(REGS_LRADC_BASE + 0xd0+(n)*0x10 + 0x4))
430#define HW_LRADC_DELAYn_CLR(n) (*(volatile unsigned long *)(REGS_LRADC_BASE + 0xd0+(n)*0x10 + 0x8))
431#define HW_LRADC_DELAYn_TOG(n) (*(volatile unsigned long *)(REGS_LRADC_BASE + 0xd0+(n)*0x10 + 0xc))
432#define BP_LRADC_DELAYn_TRIGGER_LRADCS 24
433#define BM_LRADC_DELAYn_TRIGGER_LRADCS 0xff000000
434#define BF_LRADC_DELAYn_TRIGGER_LRADCS(v) (((v) << 24) & 0xff000000)
435#define BP_LRADC_DELAYn_KICK 20
436#define BM_LRADC_DELAYn_KICK 0x100000
437#define BF_LRADC_DELAYn_KICK(v) (((v) << 20) & 0x100000)
438#define BP_LRADC_DELAYn_TRIGGER_DELAYS 16
439#define BM_LRADC_DELAYn_TRIGGER_DELAYS 0xf0000
440#define BF_LRADC_DELAYn_TRIGGER_DELAYS(v) (((v) << 16) & 0xf0000)
441#define BP_LRADC_DELAYn_LOOP_COUNT 11
442#define BM_LRADC_DELAYn_LOOP_COUNT 0xf800
443#define BF_LRADC_DELAYn_LOOP_COUNT(v) (((v) << 11) & 0xf800)
444#define BP_LRADC_DELAYn_DELAY 0
445#define BM_LRADC_DELAYn_DELAY 0x7ff
446#define BF_LRADC_DELAYn_DELAY(v) (((v) << 0) & 0x7ff)
447
448/**
449 * Register: HW_LRADC_DEBUG0
450 * Address: 0x110
451 * SCT: no
452*/
453#define HW_LRADC_DEBUG0 (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x110))
454#define BP_LRADC_DEBUG0_READONLY 16
455#define BM_LRADC_DEBUG0_READONLY 0xffff0000
456#define BF_LRADC_DEBUG0_READONLY(v) (((v) << 16) & 0xffff0000)
457#define BP_LRADC_DEBUG0_STATE 0
458#define BM_LRADC_DEBUG0_STATE 0xfff
459#define BF_LRADC_DEBUG0_STATE(v) (((v) << 0) & 0xfff)
460
461/**
462 * Register: HW_LRADC_DEBUG1
463 * Address: 0x120
464 * SCT: yes
465*/
466#define HW_LRADC_DEBUG1 (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x120 + 0x0))
467#define HW_LRADC_DEBUG1_SET (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x120 + 0x4))
468#define HW_LRADC_DEBUG1_CLR (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x120 + 0x8))
469#define HW_LRADC_DEBUG1_TOG (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x120 + 0xc))
470#define BP_LRADC_DEBUG1_REQUEST 16
471#define BM_LRADC_DEBUG1_REQUEST 0xff0000
472#define BF_LRADC_DEBUG1_REQUEST(v) (((v) << 16) & 0xff0000)
473#define BP_LRADC_DEBUG1_TESTMODE_COUNT 8
474#define BM_LRADC_DEBUG1_TESTMODE_COUNT 0x1f00
475#define BF_LRADC_DEBUG1_TESTMODE_COUNT(v) (((v) << 8) & 0x1f00)
476#define BP_LRADC_DEBUG1_TESTMODE6 2
477#define BM_LRADC_DEBUG1_TESTMODE6 0x4
478#define BV_LRADC_DEBUG1_TESTMODE6__NORMAL 0x0
479#define BV_LRADC_DEBUG1_TESTMODE6__TEST 0x1
480#define BF_LRADC_DEBUG1_TESTMODE6(v) (((v) << 2) & 0x4)
481#define BF_LRADC_DEBUG1_TESTMODE6_V(v) ((BV_LRADC_DEBUG1_TESTMODE6__##v << 2) & 0x4)
482#define BP_LRADC_DEBUG1_TESTMODE5 1
483#define BM_LRADC_DEBUG1_TESTMODE5 0x2
484#define BV_LRADC_DEBUG1_TESTMODE5__NORMAL 0x0
485#define BV_LRADC_DEBUG1_TESTMODE5__TEST 0x1
486#define BF_LRADC_DEBUG1_TESTMODE5(v) (((v) << 1) & 0x2)
487#define BF_LRADC_DEBUG1_TESTMODE5_V(v) ((BV_LRADC_DEBUG1_TESTMODE5__##v << 1) & 0x2)
488#define BP_LRADC_DEBUG1_TESTMODE 0
489#define BM_LRADC_DEBUG1_TESTMODE 0x1
490#define BV_LRADC_DEBUG1_TESTMODE__NORMAL 0x0
491#define BV_LRADC_DEBUG1_TESTMODE__TEST 0x1
492#define BF_LRADC_DEBUG1_TESTMODE(v) (((v) << 0) & 0x1)
493#define BF_LRADC_DEBUG1_TESTMODE_V(v) ((BV_LRADC_DEBUG1_TESTMODE__##v << 0) & 0x1)
494
495/**
496 * Register: HW_LRADC_CONVERSION
497 * Address: 0x130
498 * SCT: yes
499*/
500#define HW_LRADC_CONVERSION (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x130 + 0x0))
501#define HW_LRADC_CONVERSION_SET (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x130 + 0x4))
502#define HW_LRADC_CONVERSION_CLR (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x130 + 0x8))
503#define HW_LRADC_CONVERSION_TOG (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x130 + 0xc))
504#define BP_LRADC_CONVERSION_AUTOMATIC 20
505#define BM_LRADC_CONVERSION_AUTOMATIC 0x100000
506#define BV_LRADC_CONVERSION_AUTOMATIC__DISABLE 0x0
507#define BV_LRADC_CONVERSION_AUTOMATIC__ENABLE 0x1
508#define BF_LRADC_CONVERSION_AUTOMATIC(v) (((v) << 20) & 0x100000)
509#define BF_LRADC_CONVERSION_AUTOMATIC_V(v) ((BV_LRADC_CONVERSION_AUTOMATIC__##v << 20) & 0x100000)
510#define BP_LRADC_CONVERSION_SCALE_FACTOR 16
511#define BM_LRADC_CONVERSION_SCALE_FACTOR 0x30000
512#define BV_LRADC_CONVERSION_SCALE_FACTOR__NIMH 0x0
513#define BV_LRADC_CONVERSION_SCALE_FACTOR__DUAL_NIMH 0x1
514#define BV_LRADC_CONVERSION_SCALE_FACTOR__LI_ION 0x2
515#define BV_LRADC_CONVERSION_SCALE_FACTOR__ALT_LI_ION 0x3
516#define BF_LRADC_CONVERSION_SCALE_FACTOR(v) (((v) << 16) & 0x30000)
517#define BF_LRADC_CONVERSION_SCALE_FACTOR_V(v) ((BV_LRADC_CONVERSION_SCALE_FACTOR__##v << 16) & 0x30000)
518#define BP_LRADC_CONVERSION_SCALED_BATT_VOLTAGE 0
519#define BM_LRADC_CONVERSION_SCALED_BATT_VOLTAGE 0x3ff
520#define BF_LRADC_CONVERSION_SCALED_BATT_VOLTAGE(v) (((v) << 0) & 0x3ff)
521
522/**
523 * Register: HW_LRADC_CTRL4
524 * Address: 0x140
525 * SCT: yes
526*/
527#define HW_LRADC_CTRL4 (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x140 + 0x0))
528#define HW_LRADC_CTRL4_SET (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x140 + 0x4))
529#define HW_LRADC_CTRL4_CLR (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x140 + 0x8))
530#define HW_LRADC_CTRL4_TOG (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x140 + 0xc))
531#define BP_LRADC_CTRL4_LRADC7SELECT 28
532#define BM_LRADC_CTRL4_LRADC7SELECT 0xf0000000
533#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL0 0x0
534#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL1 0x1
535#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL2 0x2
536#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL3 0x3
537#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL4 0x4
538#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL5 0x5
539#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL6 0x6
540#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL7 0x7
541#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL8 0x8
542#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL9 0x9
543#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL10 0xa
544#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL11 0xb
545#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL12 0xc
546#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL13 0xd
547#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL14 0xe
548#define BV_LRADC_CTRL4_LRADC7SELECT__CHANNEL15 0xf
549#define BF_LRADC_CTRL4_LRADC7SELECT(v) (((v) << 28) & 0xf0000000)
550#define BF_LRADC_CTRL4_LRADC7SELECT_V(v) ((BV_LRADC_CTRL4_LRADC7SELECT__##v << 28) & 0xf0000000)
551#define BP_LRADC_CTRL4_LRADC6SELECT 24
552#define BM_LRADC_CTRL4_LRADC6SELECT 0xf000000
553#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL0 0x0
554#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL1 0x1
555#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL2 0x2
556#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL3 0x3
557#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL4 0x4
558#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL5 0x5
559#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL6 0x6
560#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL7 0x7
561#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL8 0x8
562#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL9 0x9
563#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL10 0xa
564#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL11 0xb
565#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL12 0xc
566#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL13 0xd
567#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL14 0xe
568#define BV_LRADC_CTRL4_LRADC6SELECT__CHANNEL15 0xf
569#define BF_LRADC_CTRL4_LRADC6SELECT(v) (((v) << 24) & 0xf000000)
570#define BF_LRADC_CTRL4_LRADC6SELECT_V(v) ((BV_LRADC_CTRL4_LRADC6SELECT__##v << 24) & 0xf000000)
571#define BP_LRADC_CTRL4_LRADC5SELECT 20
572#define BM_LRADC_CTRL4_LRADC5SELECT 0xf00000
573#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL0 0x0
574#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL1 0x1
575#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL2 0x2
576#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL3 0x3
577#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL4 0x4
578#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL5 0x5
579#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL6 0x6
580#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL7 0x7
581#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL8 0x8
582#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL9 0x9
583#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL10 0xa
584#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL11 0xb
585#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL12 0xc
586#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL13 0xd
587#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL14 0xe
588#define BV_LRADC_CTRL4_LRADC5SELECT__CHANNEL15 0xf
589#define BF_LRADC_CTRL4_LRADC5SELECT(v) (((v) << 20) & 0xf00000)
590#define BF_LRADC_CTRL4_LRADC5SELECT_V(v) ((BV_LRADC_CTRL4_LRADC5SELECT__##v << 20) & 0xf00000)
591#define BP_LRADC_CTRL4_LRADC4SELECT 16
592#define BM_LRADC_CTRL4_LRADC4SELECT 0xf0000
593#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL0 0x0
594#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL1 0x1
595#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL2 0x2
596#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL3 0x3
597#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL4 0x4
598#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL5 0x5
599#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL6 0x6
600#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL7 0x7
601#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL8 0x8
602#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL9 0x9
603#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL10 0xa
604#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL11 0xb
605#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL12 0xc
606#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL13 0xd
607#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL14 0xe
608#define BV_LRADC_CTRL4_LRADC4SELECT__CHANNEL15 0xf
609#define BF_LRADC_CTRL4_LRADC4SELECT(v) (((v) << 16) & 0xf0000)
610#define BF_LRADC_CTRL4_LRADC4SELECT_V(v) ((BV_LRADC_CTRL4_LRADC4SELECT__##v << 16) & 0xf0000)
611#define BP_LRADC_CTRL4_LRADC3SELECT 12
612#define BM_LRADC_CTRL4_LRADC3SELECT 0xf000
613#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL0 0x0
614#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL1 0x1
615#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL2 0x2
616#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL3 0x3
617#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL4 0x4
618#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL5 0x5
619#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL6 0x6
620#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL7 0x7
621#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL8 0x8
622#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL9 0x9
623#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL10 0xa
624#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL11 0xb
625#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL12 0xc
626#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL13 0xd
627#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL14 0xe
628#define BV_LRADC_CTRL4_LRADC3SELECT__CHANNEL15 0xf
629#define BF_LRADC_CTRL4_LRADC3SELECT(v) (((v) << 12) & 0xf000)
630#define BF_LRADC_CTRL4_LRADC3SELECT_V(v) ((BV_LRADC_CTRL4_LRADC3SELECT__##v << 12) & 0xf000)
631#define BP_LRADC_CTRL4_LRADC2SELECT 8
632#define BM_LRADC_CTRL4_LRADC2SELECT 0xf00
633#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL0 0x0
634#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL1 0x1
635#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL2 0x2
636#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL3 0x3
637#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL4 0x4
638#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL5 0x5
639#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL6 0x6
640#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL7 0x7
641#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL8 0x8
642#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL9 0x9
643#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL10 0xa
644#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL11 0xb
645#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL12 0xc
646#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL13 0xd
647#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL14 0xe
648#define BV_LRADC_CTRL4_LRADC2SELECT__CHANNEL15 0xf
649#define BF_LRADC_CTRL4_LRADC2SELECT(v) (((v) << 8) & 0xf00)
650#define BF_LRADC_CTRL4_LRADC2SELECT_V(v) ((BV_LRADC_CTRL4_LRADC2SELECT__##v << 8) & 0xf00)
651#define BP_LRADC_CTRL4_LRADC1SELECT 4
652#define BM_LRADC_CTRL4_LRADC1SELECT 0xf0
653#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL0 0x0
654#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL1 0x1
655#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL2 0x2
656#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL3 0x3
657#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL4 0x4
658#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL5 0x5
659#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL6 0x6
660#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL7 0x7
661#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL8 0x8
662#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL9 0x9
663#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL10 0xa
664#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL11 0xb
665#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL12 0xc
666#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL13 0xd
667#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL14 0xe
668#define BV_LRADC_CTRL4_LRADC1SELECT__CHANNEL15 0xf
669#define BF_LRADC_CTRL4_LRADC1SELECT(v) (((v) << 4) & 0xf0)
670#define BF_LRADC_CTRL4_LRADC1SELECT_V(v) ((BV_LRADC_CTRL4_LRADC1SELECT__##v << 4) & 0xf0)
671#define BP_LRADC_CTRL4_LRADC0SELECT 0
672#define BM_LRADC_CTRL4_LRADC0SELECT 0xf
673#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL0 0x0
674#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL1 0x1
675#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL2 0x2
676#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL3 0x3
677#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL4 0x4
678#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL5 0x5
679#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL6 0x6
680#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL7 0x7
681#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL8 0x8
682#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL9 0x9
683#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL10 0xa
684#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL11 0xb
685#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL12 0xc
686#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL13 0xd
687#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL14 0xe
688#define BV_LRADC_CTRL4_LRADC0SELECT__CHANNEL15 0xf
689#define BF_LRADC_CTRL4_LRADC0SELECT(v) (((v) << 0) & 0xf)
690#define BF_LRADC_CTRL4_LRADC0SELECT_V(v) ((BV_LRADC_CTRL4_LRADC0SELECT__##v << 0) & 0xf)
691
692/**
693 * Register: HW_LRADC_VERSION
694 * Address: 0x150
695 * SCT: no
696*/
697#define HW_LRADC_VERSION (*(volatile unsigned long *)(REGS_LRADC_BASE + 0x150))
698#define BP_LRADC_VERSION_MAJOR 24
699#define BM_LRADC_VERSION_MAJOR 0xff000000
700#define BF_LRADC_VERSION_MAJOR(v) (((v) << 24) & 0xff000000)
701#define BP_LRADC_VERSION_MINOR 16
702#define BM_LRADC_VERSION_MINOR 0xff0000
703#define BF_LRADC_VERSION_MINOR(v) (((v) << 16) & 0xff0000)
704#define BP_LRADC_VERSION_STEP 0
705#define BM_LRADC_VERSION_STEP 0xffff
706#define BF_LRADC_VERSION_STEP(v) (((v) << 0) & 0xffff)
707
708#endif /* __HEADERGEN__STMP3700__LRADC__H__ */