diff options
author | Michael Sevakis <jethead71@rockbox.org> | 2010-04-23 13:46:04 +0000 |
---|---|---|
committer | Michael Sevakis <jethead71@rockbox.org> | 2010-04-23 13:46:04 +0000 |
commit | 6cee7579dbdc4d41c4df08c9395cf96c952ebab1 (patch) | |
tree | cd62801c3dc65be5923aa156ef9d5c2726629664 /firmware/target/arm | |
parent | 57dc493db55ec9388e3e3a3eb848fffccb07b301 (diff) | |
download | rockbox-6cee7579dbdc4d41c4df08c9395cf96c952ebab1.tar.gz rockbox-6cee7579dbdc4d41c4df08c9395cf96c952ebab1.zip |
i.MX31: Add some enums and a couple helper functions to make dealing with pin muxing and pad configuration a bit more sane. Convert any existing code which changes mux/pad settings to use helpers.
git-svn-id: svn://svn.rockbox.org/rockbox/trunk@25698 a1c6a512-1295-4272-9138-f99709370657
Diffstat (limited to 'firmware/target/arm')
-rw-r--r-- | firmware/target/arm/imx31/gigabeat-s/fmradio-i2c-gigabeat-s.c | 43 | ||||
-rw-r--r-- | firmware/target/arm/imx31/iomuxc-imx31.c | 50 | ||||
-rw-r--r-- | firmware/target/arm/imx31/iomuxc-imx31.h | 364 |
3 files changed, 435 insertions, 22 deletions
diff --git a/firmware/target/arm/imx31/gigabeat-s/fmradio-i2c-gigabeat-s.c b/firmware/target/arm/imx31/gigabeat-s/fmradio-i2c-gigabeat-s.c index d846f4d1d0..f720921fad 100644 --- a/firmware/target/arm/imx31/gigabeat-s/fmradio-i2c-gigabeat-s.c +++ b/firmware/target/arm/imx31/gigabeat-s/fmradio-i2c-gigabeat-s.c | |||
@@ -22,6 +22,7 @@ | |||
22 | #include "config.h" | 22 | #include "config.h" |
23 | #include "system.h" | 23 | #include "system.h" |
24 | #include "mc13783.h" | 24 | #include "mc13783.h" |
25 | #include "iomuxc-imx31.h" | ||
25 | #include "i2c-imx31.h" | 26 | #include "i2c-imx31.h" |
26 | #include "fmradio_i2c.h" | 27 | #include "fmradio_i2c.h" |
27 | 28 | ||
@@ -48,36 +49,34 @@ void fmradio_i2c_init(void) | |||
48 | 49 | ||
49 | /* open-drain pins - external pullups on PCB. Pullup default but | 50 | /* open-drain pins - external pullups on PCB. Pullup default but |
50 | * disabled */ | 51 | * disabled */ |
51 | imx31_regmod32(&SW_PAD_CTL_DSR_DTE1_RI_DTE1_DCD_DTE1, | 52 | /* RI_DTE1 (I2C2_SCLK) */ |
52 | /* RI_DTE1 (I2C2_SCLK) */ | 53 | iomuxc_set_pad_config(IOMUXC_RI_DTE1, |
53 | ((SW_PAD_CTL_PUE_PKE_DISABLE | SW_PAD_CTL_PUS_UP_100K | | 54 | IOMUXC_PAD_PUE_PKE_DISABLE | IOMUXC_PAD_PUS_UP_100K | |
54 | SW_PAD_CTL_HYS | SW_PAD_CTL_ODE) << SW_PAD_CTL_IO2_POS) | | 55 | IOMUXC_PAD_HYS | IOMUXC_PAD_ODE); |
55 | /* DCD_DTE1 (I2C2_SDA) */ | 56 | /* DCD_DTE1 (I2C2_SDA) */ |
56 | ((SW_PAD_CTL_PUE_PKE_DISABLE | SW_PAD_CTL_PUS_UP_100K | | 57 | iomuxc_set_pad_config(IOMUXC_DCD_DTE1, |
57 | SW_PAD_CTL_HYS | SW_PAD_CTL_ODE) << SW_PAD_CTL_IO1_POS), | 58 | IOMUXC_PAD_PUE_PKE_DISABLE | IOMUXC_PAD_PUS_UP_100K | |
58 | SW_PAD_CTL_IO2 | SW_PAD_CTL_IO1); | 59 | IOMUXC_PAD_HYS | IOMUXC_PAD_ODE); |
60 | |||
59 | /* set outputs to I2C2 */ | 61 | /* set outputs to I2C2 */ |
60 | imx31_regmod32(&SW_MUX_CTL_RI_DTE1_DCD_DTE1_DTR_DCE2_RXD2, | 62 | /* RI_DTE1 => I2C2_SCLK */ |
61 | /* RI_DTE1 => I2C2_SCLK */ | 63 | iomuxc_set_pin_mux(IOMUXC_RI_DTE1, |
62 | ((SW_MUX_OUT_ALT2 | SW_MUX_IN_ALT2) << SW_MUX_CTL_SIG4_POS) | | 64 | IOMUXC_MUX_OUT_ALT2 | IOMUXC_MUX_IN_ALT2); |
63 | /* DCD_DTE1 => I2C2_SDA */ | 65 | /* DCD_DTE1 => I2C2_SDA */ |
64 | ((SW_MUX_OUT_ALT2 | SW_MUX_IN_ALT2) << SW_MUX_CTL_SIG3_POS), | 66 | iomuxc_set_pin_mux(IOMUXC_DCD_DTE1, |
65 | SW_MUX_CTL_SIG4 | SW_MUX_CTL_SIG3); | 67 | IOMUXC_MUX_OUT_ALT2 | IOMUXC_MUX_IN_ALT2); |
66 | } | 68 | } |
67 | 69 | ||
68 | void fmradio_i2c_enable(bool enable) | 70 | void fmradio_i2c_enable(bool enable) |
69 | { | 71 | { |
70 | if (enable) | 72 | if (enable) |
71 | { | 73 | { |
72 | uint32_t io_pin_mux = SW_MUX_CTL_RI_DTE1_DCD_DTE1_DTR_DCE2_RXD2; | ||
73 | /* place in GPIO mode to hold SDIO low during RESET release, | 74 | /* place in GPIO mode to hold SDIO low during RESET release, |
74 | * SEN1 should be high already (pullup) and GPIO3 left alone */ | 75 | * SEN1 should be high already (pullup) and GPIO3 left alone */ |
75 | imx31_regset32(&GPIO2_GDIR, (1 << 15)); /* SDIO OUT */ | 76 | imx31_regset32(&GPIO2_GDIR, (1 << 15)); /* SDIO OUT */ |
76 | /* I2C2_SDA => MCU2_15 */ | 77 | /* I2C2_SDA => MCU2_15 */ |
77 | imx31_regmod32(&SW_MUX_CTL_RI_DTE1_DCD_DTE1_DTR_DCE2_RXD2, | 78 | iomuxc_set_pin_mux(IOMUXC_DCD_DTE1, |
78 | (SW_MUX_OUT_GPIO_DR | | 79 | IOMUXC_MUX_OUT_GPIO | IOMUXC_MUX_IN_GPIO); |
79 | SW_MUX_IN_GPIO_PSR_ISR) << SW_MUX_CTL_SIG3_POS, | ||
80 | SW_MUX_CTL_SIG3); | ||
81 | /* enable CLK32KMCU clock */ | 80 | /* enable CLK32KMCU clock */ |
82 | mc13783_set(MC13783_POWER_CONTROL0, MC13783_CLK32KMCUEN); | 81 | mc13783_set(MC13783_POWER_CONTROL0, MC13783_CLK32KMCUEN); |
83 | /* enable the fm chip (release RESET) */ | 82 | /* enable the fm chip (release RESET) */ |
@@ -85,9 +84,9 @@ void fmradio_i2c_enable(bool enable) | |||
85 | sleep(HZ/100); | 84 | sleep(HZ/100); |
86 | /* busmode should be selected - OK to release SDIO */ | 85 | /* busmode should be selected - OK to release SDIO */ |
87 | imx31_regclr32(&GPIO2_GDIR, (1 << 15)); /* SDIO IN */ | 86 | imx31_regclr32(&GPIO2_GDIR, (1 << 15)); /* SDIO IN */ |
88 | /* restore pin mux (DCD_DTE1 => I2C2_SDA) */ | 87 | /* restore pin mux (MCU2_15 => I2C2_SDA) */ |
89 | imx31_regmod32(&SW_MUX_CTL_RI_DTE1_DCD_DTE1_DTR_DCE2_RXD2, | 88 | iomuxc_set_pin_mux(IOMUXC_DCD_DTE1, |
90 | io_pin_mux, SW_MUX_CTL_SIG3); | 89 | IOMUXC_MUX_OUT_ALT2 | IOMUXC_MUX_IN_ALT2); |
91 | /* the si4700 is the only thing connected to i2c2 so | 90 | /* the si4700 is the only thing connected to i2c2 so |
92 | we can diable the i2c module when not in use */ | 91 | we can diable the i2c module when not in use */ |
93 | i2c_enable_node(&si4700_i2c_node, true); | 92 | i2c_enable_node(&si4700_i2c_node, true); |
diff --git a/firmware/target/arm/imx31/iomuxc-imx31.c b/firmware/target/arm/imx31/iomuxc-imx31.c new file mode 100644 index 0000000000..876b8b2a9c --- /dev/null +++ b/firmware/target/arm/imx31/iomuxc-imx31.c | |||
@@ -0,0 +1,50 @@ | |||
1 | /*************************************************************************** | ||
2 | * __________ __ ___. | ||
3 | * Open \______ \ ____ ____ | | _\_ |__ _______ ___ | ||
4 | * Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ / | ||
5 | * Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < < | ||
6 | * Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \ | ||
7 | * \/ \/ \/ \/ \/ | ||
8 | * $Id$ | ||
9 | * | ||
10 | * Copyright (c) 2010 Michael Sevakis | ||
11 | * | ||
12 | * i.MX31 IOMUXC helper routines | ||
13 | * | ||
14 | * This program is free software; you can redistribute it and/or | ||
15 | * modify it under the terms of the GNU General Public License | ||
16 | * as published by the Free Software Foundation; either version 2 | ||
17 | * of the License, or (at your option) any later version. | ||
18 | * | ||
19 | * This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY | ||
20 | * KIND, either express or implied. | ||
21 | * | ||
22 | ****************************************************************************/ | ||
23 | #include "config.h" | ||
24 | #include "system.h" | ||
25 | #include "iomuxc-imx31.h" | ||
26 | |||
27 | |||
28 | /* Set the pin multiplexing configuration (functional, GPIO, etc.) */ | ||
29 | void iomuxc_set_pin_mux(enum IMX31_IOMUXC_PINS pin, | ||
30 | unsigned long mux) | ||
31 | { | ||
32 | unsigned long index = pin / 4; | ||
33 | unsigned int shift = 8*(pin % 4); | ||
34 | |||
35 | imx31_regmod32((unsigned long *)(IOMUXC_BASE_ADDR + 0xc) + index, | ||
36 | mux << shift, IOMUXC_MUX_MASK << shift); | ||
37 | } | ||
38 | |||
39 | |||
40 | /* Set the pin pad configuration (keeper, drive strength, etc.) */ | ||
41 | void iomuxc_set_pad_config(enum IMX31_IOMUXC_PINS pin, | ||
42 | unsigned long config) | ||
43 | { | ||
44 | unsigned long padoffs = pin + 2; | ||
45 | unsigned long index = padoffs / 3; | ||
46 | unsigned int shift = 10*(padoffs % 3); | ||
47 | |||
48 | imx31_regmod32((unsigned long *)(IOMUXC_BASE_ADDR + 0x154) + index, | ||
49 | config << shift, IOMUXC_PAD_MASK << shift); | ||
50 | } | ||
diff --git a/firmware/target/arm/imx31/iomuxc-imx31.h b/firmware/target/arm/imx31/iomuxc-imx31.h new file mode 100644 index 0000000000..198b55d774 --- /dev/null +++ b/firmware/target/arm/imx31/iomuxc-imx31.h | |||
@@ -0,0 +1,364 @@ | |||
1 | /*************************************************************************** | ||
2 | * __________ __ ___. | ||
3 | * Open \______ \ ____ ____ | | _\_ |__ _______ ___ | ||
4 | * Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ / | ||
5 | * Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < < | ||
6 | * Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \ | ||
7 | * \/ \/ \/ \/ \/ | ||
8 | * $Id$ | ||
9 | * | ||
10 | * Copyright (c) 2010 Michael Sevakis | ||
11 | * | ||
12 | * i.MX31 IOMUXC helper routines | ||
13 | * | ||
14 | * This program is free software; you can redistribute it and/or | ||
15 | * modify it under the terms of the GNU General Public License | ||
16 | * as published by the Free Software Foundation; either version 2 | ||
17 | * of the License, or (at your option) any later version. | ||
18 | * | ||
19 | * This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY | ||
20 | * KIND, either express or implied. | ||
21 | * | ||
22 | ****************************************************************************/ | ||
23 | #ifndef _IOMUXC_IMX31_H_ | ||
24 | #define _IOMUXC_IMX31_H_ | ||
25 | |||
26 | enum IMX31_IOMUXC_PINS | ||
27 | { | ||
28 | IOMUXC_TTM_PAD = 0, | ||
29 | IOMUXC_CSPI3_SPI_RDY = 1, | ||
30 | IOMUXC_CSPI3_SCLK = 2, | ||
31 | IOMUXC_CSPI3_MISO = 3, | ||
32 | IOMUXC_CSPI3_MOSI = 4, | ||
33 | IOMUXC_CLKSS = 5, | ||
34 | IOMUXC_CE_CONTROL = 6, | ||
35 | IOMUXC_ATA_RST_B = 7, | ||
36 | IOMUXC_ATA_DMACK = 8, | ||
37 | IOMUXC_ATA_DIOW = 9, | ||
38 | IOMUXC_ATA_DIOR = 10, | ||
39 | IOMUXC_ATA_CS1 = 11, | ||
40 | IOMUXC_ATA_CS0 = 12, | ||
41 | IOMUXC_SD1_DATA3 = 13, | ||
42 | IOMUXC_SD1_DATA2 = 14, | ||
43 | IOMUXC_SD1_DATA1 = 15, | ||
44 | IOMUXC_SD1_DATA0 = 16, | ||
45 | IOMUXC_SD1_CLK = 17, | ||
46 | IOMUXC_SD1_CMD = 18, | ||
47 | IOMUXC_D3_SPL = 19, | ||
48 | IOMUXC_D3_CLS = 20, | ||
49 | IOMUXC_D3_REV = 21, | ||
50 | IOMUXC_CONTRAST = 22, | ||
51 | IOMUXC_VSYNC3 = 23, | ||
52 | IOMUXC_READ = 24, | ||
53 | IOMUXC_WRITE = 25, | ||
54 | IOMUXC_PAR_RS = 26, | ||
55 | IOMUXC_SER_RS = 27, | ||
56 | IOMUXC_LCS1 = 28, | ||
57 | IOMUXC_LCS0 = 29, | ||
58 | IOMUXC_SD_D_CLK = 30, | ||
59 | IOMUXC_SD_D_IO = 31, | ||
60 | IOMUXC_SD_D_I = 32, | ||
61 | IOMUXC_DRDY0 = 33, | ||
62 | IOMUXC_FPSHIFT = 34, | ||
63 | IOMUXC_HSYNC = 35, | ||
64 | IOMUXC_VSYNC0 = 36, | ||
65 | IOMUXC_LD17 = 37, | ||
66 | IOMUXC_LD16 = 38, | ||
67 | IOMUXC_LD15 = 39, | ||
68 | IOMUXC_LD14 = 40, | ||
69 | IOMUXC_LD13 = 41, | ||
70 | IOMUXC_LD12 = 42, | ||
71 | IOMUXC_LD11 = 43, | ||
72 | IOMUXC_LD10 = 44, | ||
73 | IOMUXC_LD9 = 45, | ||
74 | IOMUXC_LD8 = 46, | ||
75 | IOMUXC_LD7 = 47, | ||
76 | IOMUXC_LD6 = 48, | ||
77 | IOMUXC_LD5 = 49, | ||
78 | IOMUXC_LD4 = 50, | ||
79 | IOMUXC_LD3 = 51, | ||
80 | IOMUXC_LD2 = 52, | ||
81 | IOMUXC_LD1 = 53, | ||
82 | IOMUXC_LD0 = 54, | ||
83 | IOMUXC_USBH2_DATA1 = 55, | ||
84 | IOMUXC_USBH2_DATA0 = 56, | ||
85 | IOMUXC_USBH2_NXT = 57, | ||
86 | IOMUXC_USBH2_STP = 58, | ||
87 | IOMUXC_USBH2_DIR = 59, | ||
88 | IOMUXC_USBH2_CLK = 60, | ||
89 | IOMUXC_USBOTG_DATA7 = 61, | ||
90 | IOMUXC_USBOTG_DATA6 = 62, | ||
91 | IOMUXC_USBOTG_DATA5 = 63, | ||
92 | IOMUXC_USBOTG_DATA4 = 64, | ||
93 | IOMUXC_USBOTG_DATA3 = 65, | ||
94 | IOMUXC_USBOTG_DATA2 = 66, | ||
95 | IOMUXC_USBOTG_DATA1 = 67, | ||
96 | IOMUXC_USBOTG_DATA0 = 68, | ||
97 | IOMUXC_USBOTG_NXT = 69, | ||
98 | IOMUXC_USBOTG_STP = 70, | ||
99 | IOMUXC_USBOTG_DIR = 71, | ||
100 | IOMUXC_USBOTG_CLK = 72, | ||
101 | IOMUXC_USB_BYP = 73, | ||
102 | IOMUXC_USB_OC = 74, | ||
103 | IOMUXC_USB_PWR = 75, | ||
104 | IOMUXC_SJC_MOD = 76, | ||
105 | IOMUXC_DE_B = 77, | ||
106 | IOMUXC_TRSTB = 78, | ||
107 | IOMUXC_TDO = 79, | ||
108 | IOMUXC_TDI = 80, | ||
109 | IOMUXC_TMS = 81, | ||
110 | IOMUXC_TCK = 82, | ||
111 | IOMUXC_RTCK = 83, | ||
112 | IOMUXC_KEY_COL7 = 84, | ||
113 | IOMUXC_KEY_COL6 = 85, | ||
114 | IOMUXC_KEY_COL5 = 86, | ||
115 | IOMUXC_KEY_COL4 = 87, | ||
116 | IOMUXC_KEY_COL3 = 88, | ||
117 | IOMUXC_KEY_COL2 = 89, | ||
118 | IOMUXC_KEY_COL1 = 90, | ||
119 | IOMUXC_KEY_COL0 = 91, | ||
120 | IOMUXC_KEY_ROW7 = 92, | ||
121 | IOMUXC_KEY_ROW6 = 93, | ||
122 | IOMUXC_KEY_ROW5 = 94, | ||
123 | IOMUXC_KEY_ROW4 = 95, | ||
124 | IOMUXC_KEY_ROW3 = 96, | ||
125 | IOMUXC_KEY_ROW2 = 97, | ||
126 | IOMUXC_KEY_ROW1 = 98, | ||
127 | IOMUXC_KEY_ROW0 = 99, | ||
128 | IOMUXC_BATT_LINE = 100, | ||
129 | IOMUXC_CTS2 = 101, | ||
130 | IOMUXC_RTS2 = 102, | ||
131 | IOMUXC_TXD2 = 103, | ||
132 | IOMUXC_RXD2 = 104, | ||
133 | IOMUXC_DTR_DCE2 = 105, | ||
134 | IOMUXC_DCD_DTE1 = 106, | ||
135 | IOMUXC_RI_DTE1 = 107, | ||
136 | IOMUXC_DSR_DTE1 = 108, | ||
137 | IOMUXC_DTR_DTE1 = 109, | ||
138 | IOMUXC_DCD_DCE1 = 110, | ||
139 | IOMUXC_RI_DCE1 = 111, | ||
140 | IOMUXC_DSR_DCE1 = 112, | ||
141 | IOMUXC_DTR_DCE1 = 113, | ||
142 | IOMUXC_CTS1 = 114, | ||
143 | IOMUXC_RTS1 = 115, | ||
144 | IOMUXC_TXD1 = 116, | ||
145 | IOMUXC_RXD1 = 117, | ||
146 | IOMUXC_CSPI2_SPI_RDY = 118, | ||
147 | IOMUXC_CSPI2_SCLK = 119, | ||
148 | IOMUXC_CSPI2_SS2 = 120, | ||
149 | IOMUXC_CSPI2_SS1 = 121, | ||
150 | IOMUXC_CSPI2_SS0 = 122, | ||
151 | IOMUXC_CSPI2_MISO = 123, | ||
152 | IOMUXC_CSPI2_MOSI = 124, | ||
153 | IOMUXC_CSPI1_SPI_RDY = 125, | ||
154 | IOMUXC_CSPI1_SCLK = 126, | ||
155 | IOMUXC_CSPI1_SS2 = 127, | ||
156 | IOMUXC_CSPI1_SS1 = 128, | ||
157 | IOMUXC_CSPI1_SS0 = 129, | ||
158 | IOMUXC_CSPI1_MISO = 130, | ||
159 | IOMUXC_CSPI1_MOSI = 131, | ||
160 | IOMUXC_SFS6 = 132, | ||
161 | IOMUXC_SCK6 = 133, | ||
162 | IOMUXC_SRXD6 = 134, | ||
163 | IOMUXC_STXD6 = 135, | ||
164 | IOMUXC_SFS5 = 136, | ||
165 | IOMUXC_SCK5 = 137, | ||
166 | IOMUXC_SRXD5 = 138, | ||
167 | IOMUXC_STXD5 = 139, | ||
168 | IOMUXC_SFS4 = 140, | ||
169 | IOMUXC_SCK4 = 141, | ||
170 | IOMUXC_SRXD4 = 142, | ||
171 | IOMUXC_STXD4 = 143, | ||
172 | IOMUXC_SFS3 = 144, | ||
173 | IOMUXC_SCK3 = 145, | ||
174 | IOMUXC_SRXD3 = 146, | ||
175 | IOMUXC_STXD3 = 147, | ||
176 | IOMUXC_I2C_DAT = 148, | ||
177 | IOMUXC_I2C_CLK = 149, | ||
178 | IOMUXC_CSI_PIXCLK = 150, | ||
179 | IOMUXC_CSI_HSYNC = 151, | ||
180 | IOMUXC_CSI_VSYNC = 152, | ||
181 | IOMUXC_CSI_MCLK = 153, | ||
182 | IOMUXC_CSI_D15 = 154, | ||
183 | IOMUXC_CSI_D14 = 155, | ||
184 | IOMUXC_CSI_D13 = 156, | ||
185 | IOMUXC_CSI_D12 = 157, | ||
186 | IOMUXC_CSI_D11 = 158, | ||
187 | IOMUXC_CSI_D10 = 159, | ||
188 | IOMUXC_CSI_D9 = 160, | ||
189 | IOMUXC_CSI_D8 = 161, | ||
190 | IOMUXC_CSI_D7 = 162, | ||
191 | IOMUXC_CSI_D6 = 163, | ||
192 | IOMUXC_CSI_D5 = 164, | ||
193 | IOMUXC_CSI_D4 = 165, | ||
194 | IOMUXC_M_GRANT = 166, | ||
195 | IOMUXC_M_REQUEST = 167, | ||
196 | IOMUXC_PC_POE = 168, | ||
197 | IOMUXC_PC_RW_B = 169, | ||
198 | IOMUXC_IOIS16 = 170, | ||
199 | IOMUXC_PC_RST = 171, | ||
200 | IOMUXC_PC_BVD2 = 172, | ||
201 | IOMUXC_PC_BVD1 = 173, | ||
202 | IOMUXC_PC_VS2 = 174, | ||
203 | IOMUXC_PC_VS1 = 175, | ||
204 | IOMUXC_PC_PWRON = 176, | ||
205 | IOMUXC_PC_READY = 177, | ||
206 | IOMUXC_PC_WAIT_B = 178, | ||
207 | IOMUXC_PC_CD2_B = 179, | ||
208 | IOMUXC_PC_CD1_B = 180, | ||
209 | IOMUXC_D0 = 181, | ||
210 | IOMUXC_D1 = 182, | ||
211 | IOMUXC_D2 = 183, | ||
212 | IOMUXC_D3 = 184, | ||
213 | IOMUXC_D4 = 185, | ||
214 | IOMUXC_D5 = 186, | ||
215 | IOMUXC_D6 = 187, | ||
216 | IOMUXC_D7 = 188, | ||
217 | IOMUXC_D8 = 189, | ||
218 | IOMUXC_D9 = 190, | ||
219 | IOMUXC_D10 = 191, | ||
220 | IOMUXC_D11 = 192, | ||
221 | IOMUXC_D12 = 193, | ||
222 | IOMUXC_D13 = 194, | ||
223 | IOMUXC_D14 = 195, | ||
224 | IOMUXC_D15 = 196, | ||
225 | IOMUXC_NFRB = 197, | ||
226 | IOMUXC_NFCE_B = 198, | ||
227 | IOMUXC_NFWP_B = 199, | ||
228 | IOMUXC_NFCLE = 200, | ||
229 | IOMUXC_NFALE = 201, | ||
230 | IOMUXC_NFRE_B = 202, | ||
231 | IOMUXC_NFWE_B = 203, | ||
232 | IOMUXC_SDQS3 = 204, | ||
233 | IOMUXC_SDQS2 = 205, | ||
234 | IOMUXC_SDQS1 = 206, | ||
235 | IOMUXC_SDQS0 = 207, | ||
236 | IOMUXC_RESERVED0 = 208, | ||
237 | IOMUXC_SDCLK = 209, | ||
238 | IOMUXC_SDCKE1 = 210, | ||
239 | IOMUXC_SDCKE0 = 211, | ||
240 | IOMUXC_SDWE = 212, | ||
241 | IOMUXC_CAS = 213, | ||
242 | IOMUXC_RAS = 214, | ||
243 | IOMUXC_RW = 215, | ||
244 | IOMUXC_BCLK = 216, | ||
245 | IOMUXC_LBA = 217, | ||
246 | IOMUXC_ECB = 218, | ||
247 | IOMUXC_CS5 = 219, | ||
248 | IOMUXC_CS4 = 220, | ||
249 | IOMUXC_CS3 = 221, | ||
250 | IOMUXC_CS2 = 222, | ||
251 | IOMUXC_CS1 = 223, | ||
252 | IOMUXC_CS0 = 224, | ||
253 | IOMUXC_OE = 225, | ||
254 | IOMUXC_EB1 = 226, | ||
255 | IOMUXC_EB0 = 227, | ||
256 | IOMUXC_DQM3 = 228, | ||
257 | IOMUXC_DQM2 = 229, | ||
258 | IOMUXC_DQM1 = 230, | ||
259 | IOMUXC_DQM0 = 231, | ||
260 | IOMUXC_SD31 = 232, | ||
261 | IOMUXC_SD30 = 233, | ||
262 | IOMUXC_SD29 = 234, | ||
263 | IOMUXC_SD28 = 235, | ||
264 | IOMUXC_SD27 = 236, | ||
265 | IOMUXC_SD26 = 237, | ||
266 | IOMUXC_SD25 = 238, | ||
267 | IOMUXC_SD24 = 239, | ||
268 | IOMUXC_SD23 = 240, | ||
269 | IOMUXC_SD22 = 241, | ||
270 | IOMUXC_SD21 = 242, | ||
271 | IOMUXC_SD20 = 243, | ||
272 | IOMUXC_SD19 = 244, | ||
273 | IOMUXC_SD18 = 245, | ||
274 | IOMUXC_SD17 = 246, | ||
275 | IOMUXC_SD16 = 247, | ||
276 | IOMUXC_SD15 = 248, | ||
277 | IOMUXC_SD14 = 249, | ||
278 | IOMUXC_SD13 = 250, | ||
279 | IOMUXC_SD12 = 251, | ||
280 | IOMUXC_SD11 = 252, | ||
281 | IOMUXC_SD10 = 253, | ||
282 | IOMUXC_SD9 = 254, | ||
283 | IOMUXC_SD8 = 255, | ||
284 | IOMUXC_SD7 = 256, | ||
285 | IOMUXC_SD6 = 257, | ||
286 | IOMUXC_SD5 = 258, | ||
287 | IOMUXC_SD4 = 259, | ||
288 | IOMUXC_SD3 = 260, | ||
289 | IOMUXC_SD2 = 261, | ||
290 | IOMUXC_SD1 = 262, | ||
291 | IOMUXC_SD0 = 263, | ||
292 | IOMUXC_SDBA0 = 264, | ||
293 | IOMUXC_SDBA1 = 265, | ||
294 | IOMUXC_A25 = 266, | ||
295 | IOMUXC_A24 = 267, | ||
296 | IOMUXC_A23 = 268, | ||
297 | IOMUXC_A22 = 269, | ||
298 | IOMUXC_A21 = 270, | ||
299 | IOMUXC_A20 = 271, | ||
300 | IOMUXC_A19 = 272, | ||
301 | IOMUXC_A18 = 273, | ||
302 | IOMUXC_A17 = 274, | ||
303 | IOMUXC_A16 = 275, | ||
304 | IOMUXC_A15 = 276, | ||
305 | IOMUXC_A14 = 277, | ||
306 | IOMUXC_A13 = 278, | ||
307 | IOMUXC_A12 = 279, | ||
308 | IOMUXC_A11 = 280, | ||
309 | IOMUXC_MA10 = 281, | ||
310 | IOMUXC_A10 = 282, | ||
311 | IOMUXC_A9 = 283, | ||
312 | IOMUXC_A8 = 284, | ||
313 | IOMUXC_A7 = 285, | ||
314 | IOMUXC_A6 = 286, | ||
315 | IOMUXC_A5 = 287, | ||
316 | IOMUXC_A4 = 288, | ||
317 | IOMUXC_A3 = 289, | ||
318 | IOMUXC_A2 = 290, | ||
319 | IOMUXC_A1 = 291, | ||
320 | IOMUXC_A0 = 292, | ||
321 | IOMUXC_VPG1 = 293, | ||
322 | IOMUXC_VPG0 = 294, | ||
323 | IOMUXC_DVFS1 = 295, | ||
324 | IOMUXC_DVFS0 = 296, | ||
325 | IOMUXC_VSTBY = 297, | ||
326 | IOMUXC_POWER_FAIL = 298, | ||
327 | IOMUXC_CKIL = 299, | ||
328 | IOMUXC_BOOT_MODE4 = 300, | ||
329 | IOMUXC_BOOT_MODE3 = 301, | ||
330 | IOMUXC_BOOT_MODE2 = 302, | ||
331 | IOMUXC_BOOT_MODE1 = 303, | ||
332 | IOMUXC_BOOT_MODE0 = 304, | ||
333 | IOMUXC_CLKO = 305, | ||
334 | IOMUXC_POR_B = 306, | ||
335 | IOMUXC_RESET_IN_B = 307, | ||
336 | IOMUXC_CKIH = 308, | ||
337 | IOMUXC_SIMPD0 = 309, | ||
338 | IOMUXC_SRX0 = 310, | ||
339 | IOMUXC_STX0 = 311, | ||
340 | IOMUXC_SVEN0 = 312, | ||
341 | IOMUXC_SRST0 = 313, | ||
342 | IOMUXC_SCLK0 = 314, | ||
343 | IOMUXC_GPIO3_1 = 315, | ||
344 | IOMUXC_GPIO3_0 = 316, | ||
345 | IOMUXC_GPIO1_6 = 317, | ||
346 | IOMUXC_GPIO1_5 = 318, | ||
347 | IOMUXC_GPIO1_4 = 319, | ||
348 | IOMUXC_GPIO1_3 = 320, | ||
349 | IOMUXC_GPIO1_2 = 321, | ||
350 | IOMUXC_GPIO1_1 = 322, | ||
351 | IOMUXC_GPIO1_0 = 323, | ||
352 | IOMUXC_PWMO = 324, | ||
353 | IOMUXC_WATCHDOG_RST = 325, | ||
354 | IOMUXC_COMPARE = 326, | ||
355 | IOMUXC_CAPTURE = 327, | ||
356 | }; | ||
357 | |||
358 | /* Set the pin multiplexing configuration (functional, GPIO, etc.) */ | ||
359 | void iomuxc_set_pin_mux(enum IMX31_IOMUXC_PINS pin, unsigned long mux); | ||
360 | |||
361 | /* Set the pin pad configuration (keeper, drive strength, etc.) */ | ||
362 | void iomuxc_set_pad_config(enum IMX31_IOMUXC_PINS pin, unsigned long config); | ||
363 | |||
364 | #endif /* _IOMUXC_IMX31_H_ */ | ||