summaryrefslogtreecommitdiff
path: root/firmware/target/arm/imx233/regs/imx233/regs-apbh.h
diff options
context:
space:
mode:
Diffstat (limited to 'firmware/target/arm/imx233/regs/imx233/regs-apbh.h')
-rw-r--r--firmware/target/arm/imx233/regs/imx233/regs-apbh.h355
1 files changed, 355 insertions, 0 deletions
diff --git a/firmware/target/arm/imx233/regs/imx233/regs-apbh.h b/firmware/target/arm/imx233/regs/imx233/regs-apbh.h
new file mode 100644
index 0000000000..bef0b82d78
--- /dev/null
+++ b/firmware/target/arm/imx233/regs/imx233/regs-apbh.h
@@ -0,0 +1,355 @@
1/***************************************************************************
2 * __________ __ ___.
3 * Open \______ \ ____ ____ | | _\_ |__ _______ ___
4 * Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
5 * Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
6 * Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
7 * \/ \/ \/ \/ \/
8 * This file was automatically generated by headergen, DO NOT EDIT it.
9 * headergen version: 2.1.7
10 * XML versions: imx233:3.2.0
11 *
12 * Copyright (C) 2013 by Amaury Pouly
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License
16 * as published by the Free Software Foundation; either version 2
17 * of the License, or (at your option) any later version.
18 *
19 * This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
20 * KIND, either express or implied.
21 *
22 ****************************************************************************/
23#ifndef __HEADERGEN__IMX233__APBH__H__
24#define __HEADERGEN__IMX233__APBH__H__
25
26#define REGS_APBH_BASE (0x80004000)
27
28#define REGS_APBH_VERSION "3.2.0"
29
30/**
31 * Register: HW_APBH_CTRL0
32 * Address: 0
33 * SCT: yes
34*/
35#define HW_APBH_CTRL0 (*(volatile unsigned long *)(REGS_APBH_BASE + 0x0 + 0x0))
36#define HW_APBH_CTRL0_SET (*(volatile unsigned long *)(REGS_APBH_BASE + 0x0 + 0x4))
37#define HW_APBH_CTRL0_CLR (*(volatile unsigned long *)(REGS_APBH_BASE + 0x0 + 0x8))
38#define HW_APBH_CTRL0_TOG (*(volatile unsigned long *)(REGS_APBH_BASE + 0x0 + 0xc))
39#define BP_APBH_CTRL0_SFTRST 31
40#define BM_APBH_CTRL0_SFTRST 0x80000000
41#define BF_APBH_CTRL0_SFTRST(v) (((v) << 31) & 0x80000000)
42#define BP_APBH_CTRL0_CLKGATE 30
43#define BM_APBH_CTRL0_CLKGATE 0x40000000
44#define BF_APBH_CTRL0_CLKGATE(v) (((v) << 30) & 0x40000000)
45#define BP_APBH_CTRL0_AHB_BURST8_EN 29
46#define BM_APBH_CTRL0_AHB_BURST8_EN 0x20000000
47#define BF_APBH_CTRL0_AHB_BURST8_EN(v) (((v) << 29) & 0x20000000)
48#define BP_APBH_CTRL0_APB_BURST4_EN 28
49#define BM_APBH_CTRL0_APB_BURST4_EN 0x10000000
50#define BF_APBH_CTRL0_APB_BURST4_EN(v) (((v) << 28) & 0x10000000)
51#define BP_APBH_CTRL0_RSVD0 24
52#define BM_APBH_CTRL0_RSVD0 0xf000000
53#define BF_APBH_CTRL0_RSVD0(v) (((v) << 24) & 0xf000000)
54#define BP_APBH_CTRL0_RESET_CHANNEL 16
55#define BM_APBH_CTRL0_RESET_CHANNEL 0xff0000
56#define BV_APBH_CTRL0_RESET_CHANNEL__SSP1 0x2
57#define BV_APBH_CTRL0_RESET_CHANNEL__SSP2 0x4
58#define BV_APBH_CTRL0_RESET_CHANNEL__ATA 0x10
59#define BV_APBH_CTRL0_RESET_CHANNEL__NAND0 0x10
60#define BV_APBH_CTRL0_RESET_CHANNEL__NAND1 0x20
61#define BV_APBH_CTRL0_RESET_CHANNEL__NAND2 0x40
62#define BV_APBH_CTRL0_RESET_CHANNEL__NAND3 0x80
63#define BF_APBH_CTRL0_RESET_CHANNEL(v) (((v) << 16) & 0xff0000)
64#define BF_APBH_CTRL0_RESET_CHANNEL_V(v) ((BV_APBH_CTRL0_RESET_CHANNEL__##v << 16) & 0xff0000)
65#define BP_APBH_CTRL0_CLKGATE_CHANNEL 8
66#define BM_APBH_CTRL0_CLKGATE_CHANNEL 0xff00
67#define BV_APBH_CTRL0_CLKGATE_CHANNEL__SSP1 0x2
68#define BV_APBH_CTRL0_CLKGATE_CHANNEL__SSP2 0x4
69#define BV_APBH_CTRL0_CLKGATE_CHANNEL__ATA 0x10
70#define BV_APBH_CTRL0_CLKGATE_CHANNEL__NAND0 0x10
71#define BV_APBH_CTRL0_CLKGATE_CHANNEL__NAND1 0x20
72#define BV_APBH_CTRL0_CLKGATE_CHANNEL__NAND2 0x40
73#define BV_APBH_CTRL0_CLKGATE_CHANNEL__NAND3 0x80
74#define BF_APBH_CTRL0_CLKGATE_CHANNEL(v) (((v) << 8) & 0xff00)
75#define BF_APBH_CTRL0_CLKGATE_CHANNEL_V(v) ((BV_APBH_CTRL0_CLKGATE_CHANNEL__##v << 8) & 0xff00)
76#define BP_APBH_CTRL0_FREEZE_CHANNEL 0
77#define BM_APBH_CTRL0_FREEZE_CHANNEL 0xff
78#define BV_APBH_CTRL0_FREEZE_CHANNEL__SSP1 0x2
79#define BV_APBH_CTRL0_FREEZE_CHANNEL__SSP2 0x4
80#define BV_APBH_CTRL0_FREEZE_CHANNEL__ATA 0x10
81#define BV_APBH_CTRL0_FREEZE_CHANNEL__NAND0 0x10
82#define BV_APBH_CTRL0_FREEZE_CHANNEL__NAND1 0x20
83#define BV_APBH_CTRL0_FREEZE_CHANNEL__NAND2 0x40
84#define BV_APBH_CTRL0_FREEZE_CHANNEL__NAND3 0x80
85#define BF_APBH_CTRL0_FREEZE_CHANNEL(v) (((v) << 0) & 0xff)
86#define BF_APBH_CTRL0_FREEZE_CHANNEL_V(v) ((BV_APBH_CTRL0_FREEZE_CHANNEL__##v << 0) & 0xff)
87
88/**
89 * Register: HW_APBH_CTRL1
90 * Address: 0x10
91 * SCT: yes
92*/
93#define HW_APBH_CTRL1 (*(volatile unsigned long *)(REGS_APBH_BASE + 0x10 + 0x0))
94#define HW_APBH_CTRL1_SET (*(volatile unsigned long *)(REGS_APBH_BASE + 0x10 + 0x4))
95#define HW_APBH_CTRL1_CLR (*(volatile unsigned long *)(REGS_APBH_BASE + 0x10 + 0x8))
96#define HW_APBH_CTRL1_TOG (*(volatile unsigned long *)(REGS_APBH_BASE + 0x10 + 0xc))
97#define BP_APBH_CTRL1_RSVD1 24
98#define BM_APBH_CTRL1_RSVD1 0xff000000
99#define BF_APBH_CTRL1_RSVD1(v) (((v) << 24) & 0xff000000)
100#define BP_APBH_CTRL1_CH_CMDCMPLT_IRQ_EN 16
101#define BM_APBH_CTRL1_CH_CMDCMPLT_IRQ_EN 0xff0000
102#define BF_APBH_CTRL1_CH_CMDCMPLT_IRQ_EN(v) (((v) << 16) & 0xff0000)
103#define BP_APBH_CTRL1_RSVD0 8
104#define BM_APBH_CTRL1_RSVD0 0xff00
105#define BF_APBH_CTRL1_RSVD0(v) (((v) << 8) & 0xff00)
106#define BP_APBH_CTRL1_CH_CMDCMPLT_IRQ 0
107#define BM_APBH_CTRL1_CH_CMDCMPLT_IRQ 0xff
108#define BF_APBH_CTRL1_CH_CMDCMPLT_IRQ(v) (((v) << 0) & 0xff)
109
110/**
111 * Register: HW_APBH_CTRL2
112 * Address: 0x20
113 * SCT: yes
114*/
115#define HW_APBH_CTRL2 (*(volatile unsigned long *)(REGS_APBH_BASE + 0x20 + 0x0))
116#define HW_APBH_CTRL2_SET (*(volatile unsigned long *)(REGS_APBH_BASE + 0x20 + 0x4))
117#define HW_APBH_CTRL2_CLR (*(volatile unsigned long *)(REGS_APBH_BASE + 0x20 + 0x8))
118#define HW_APBH_CTRL2_TOG (*(volatile unsigned long *)(REGS_APBH_BASE + 0x20 + 0xc))
119#define BP_APBH_CTRL2_RSVD1 24
120#define BM_APBH_CTRL2_RSVD1 0xff000000
121#define BF_APBH_CTRL2_RSVD1(v) (((v) << 24) & 0xff000000)
122#define BP_APBH_CTRL2_CH_ERROR_STATUS 16
123#define BM_APBH_CTRL2_CH_ERROR_STATUS 0xff0000
124#define BF_APBH_CTRL2_CH_ERROR_STATUS(v) (((v) << 16) & 0xff0000)
125#define BP_APBH_CTRL2_RSVD0 8
126#define BM_APBH_CTRL2_RSVD0 0xff00
127#define BF_APBH_CTRL2_RSVD0(v) (((v) << 8) & 0xff00)
128#define BP_APBH_CTRL2_CH_ERROR_IRQ 0
129#define BM_APBH_CTRL2_CH_ERROR_IRQ 0xff
130#define BF_APBH_CTRL2_CH_ERROR_IRQ(v) (((v) << 0) & 0xff)
131
132/**
133 * Register: HW_APBH_DEVSEL
134 * Address: 0x30
135 * SCT: no
136*/
137#define HW_APBH_DEVSEL (*(volatile unsigned long *)(REGS_APBH_BASE + 0x30))
138#define BP_APBH_DEVSEL_CH7 28
139#define BM_APBH_DEVSEL_CH7 0xf0000000
140#define BF_APBH_DEVSEL_CH7(v) (((v) << 28) & 0xf0000000)
141#define BP_APBH_DEVSEL_CH6 24
142#define BM_APBH_DEVSEL_CH6 0xf000000
143#define BF_APBH_DEVSEL_CH6(v) (((v) << 24) & 0xf000000)
144#define BP_APBH_DEVSEL_CH5 20
145#define BM_APBH_DEVSEL_CH5 0xf00000
146#define BF_APBH_DEVSEL_CH5(v) (((v) << 20) & 0xf00000)
147#define BP_APBH_DEVSEL_CH4 16
148#define BM_APBH_DEVSEL_CH4 0xf0000
149#define BF_APBH_DEVSEL_CH4(v) (((v) << 16) & 0xf0000)
150#define BP_APBH_DEVSEL_CH3 12
151#define BM_APBH_DEVSEL_CH3 0xf000
152#define BF_APBH_DEVSEL_CH3(v) (((v) << 12) & 0xf000)
153#define BP_APBH_DEVSEL_CH2 8
154#define BM_APBH_DEVSEL_CH2 0xf00
155#define BF_APBH_DEVSEL_CH2(v) (((v) << 8) & 0xf00)
156#define BP_APBH_DEVSEL_CH1 4
157#define BM_APBH_DEVSEL_CH1 0xf0
158#define BF_APBH_DEVSEL_CH1(v) (((v) << 4) & 0xf0)
159#define BP_APBH_DEVSEL_CH0 0
160#define BM_APBH_DEVSEL_CH0 0xf
161#define BF_APBH_DEVSEL_CH0(v) (((v) << 0) & 0xf)
162
163/**
164 * Register: HW_APBH_CHn_CURCMDAR
165 * Address: 0x40+n*0x70
166 * SCT: no
167*/
168#define HW_APBH_CHn_CURCMDAR(n) (*(volatile unsigned long *)(REGS_APBH_BASE + 0x40+(n)*0x70))
169#define BP_APBH_CHn_CURCMDAR_CMD_ADDR 0
170#define BM_APBH_CHn_CURCMDAR_CMD_ADDR 0xffffffff
171#define BF_APBH_CHn_CURCMDAR_CMD_ADDR(v) (((v) << 0) & 0xffffffff)
172
173/**
174 * Register: HW_APBH_CHn_NXTCMDAR
175 * Address: 0x50+n*0x70
176 * SCT: no
177*/
178#define HW_APBH_CHn_NXTCMDAR(n) (*(volatile unsigned long *)(REGS_APBH_BASE + 0x50+(n)*0x70))
179#define BP_APBH_CHn_NXTCMDAR_CMD_ADDR 0
180#define BM_APBH_CHn_NXTCMDAR_CMD_ADDR 0xffffffff
181#define BF_APBH_CHn_NXTCMDAR_CMD_ADDR(v) (((v) << 0) & 0xffffffff)
182
183/**
184 * Register: HW_APBH_CHn_CMD
185 * Address: 0x60+n*0x70
186 * SCT: no
187*/
188#define HW_APBH_CHn_CMD(n) (*(volatile unsigned long *)(REGS_APBH_BASE + 0x60+(n)*0x70))
189#define BP_APBH_CHn_CMD_XFER_COUNT 16
190#define BM_APBH_CHn_CMD_XFER_COUNT 0xffff0000
191#define BF_APBH_CHn_CMD_XFER_COUNT(v) (((v) << 16) & 0xffff0000)
192#define BP_APBH_CHn_CMD_CMDWORDS 12
193#define BM_APBH_CHn_CMD_CMDWORDS 0xf000
194#define BF_APBH_CHn_CMD_CMDWORDS(v) (((v) << 12) & 0xf000)
195#define BP_APBH_CHn_CMD_RSVD1 9
196#define BM_APBH_CHn_CMD_RSVD1 0xe00
197#define BF_APBH_CHn_CMD_RSVD1(v) (((v) << 9) & 0xe00)
198#define BP_APBH_CHn_CMD_HALTONTERMINATE 8
199#define BM_APBH_CHn_CMD_HALTONTERMINATE 0x100
200#define BF_APBH_CHn_CMD_HALTONTERMINATE(v) (((v) << 8) & 0x100)
201#define BP_APBH_CHn_CMD_WAIT4ENDCMD 7
202#define BM_APBH_CHn_CMD_WAIT4ENDCMD 0x80
203#define BF_APBH_CHn_CMD_WAIT4ENDCMD(v) (((v) << 7) & 0x80)
204#define BP_APBH_CHn_CMD_SEMAPHORE 6
205#define BM_APBH_CHn_CMD_SEMAPHORE 0x40
206#define BF_APBH_CHn_CMD_SEMAPHORE(v) (((v) << 6) & 0x40)
207#define BP_APBH_CHn_CMD_NANDWAIT4READY 5
208#define BM_APBH_CHn_CMD_NANDWAIT4READY 0x20
209#define BF_APBH_CHn_CMD_NANDWAIT4READY(v) (((v) << 5) & 0x20)
210#define BP_APBH_CHn_CMD_NANDLOCK 4
211#define BM_APBH_CHn_CMD_NANDLOCK 0x10
212#define BF_APBH_CHn_CMD_NANDLOCK(v) (((v) << 4) & 0x10)
213#define BP_APBH_CHn_CMD_IRQONCMPLT 3
214#define BM_APBH_CHn_CMD_IRQONCMPLT 0x8
215#define BF_APBH_CHn_CMD_IRQONCMPLT(v) (((v) << 3) & 0x8)
216#define BP_APBH_CHn_CMD_CHAIN 2
217#define BM_APBH_CHn_CMD_CHAIN 0x4
218#define BF_APBH_CHn_CMD_CHAIN(v) (((v) << 2) & 0x4)
219#define BP_APBH_CHn_CMD_COMMAND 0
220#define BM_APBH_CHn_CMD_COMMAND 0x3
221#define BV_APBH_CHn_CMD_COMMAND__NO_DMA_XFER 0x0
222#define BV_APBH_CHn_CMD_COMMAND__DMA_WRITE 0x1
223#define BV_APBH_CHn_CMD_COMMAND__DMA_READ 0x2
224#define BV_APBH_CHn_CMD_COMMAND__DMA_SENSE 0x3
225#define BF_APBH_CHn_CMD_COMMAND(v) (((v) << 0) & 0x3)
226#define BF_APBH_CHn_CMD_COMMAND_V(v) ((BV_APBH_CHn_CMD_COMMAND__##v << 0) & 0x3)
227
228/**
229 * Register: HW_APBH_CHn_BAR
230 * Address: 0x70+n*0x70
231 * SCT: no
232*/
233#define HW_APBH_CHn_BAR(n) (*(volatile unsigned long *)(REGS_APBH_BASE + 0x70+(n)*0x70))
234#define BP_APBH_CHn_BAR_ADDRESS 0
235#define BM_APBH_CHn_BAR_ADDRESS 0xffffffff
236#define BF_APBH_CHn_BAR_ADDRESS(v) (((v) << 0) & 0xffffffff)
237
238/**
239 * Register: HW_APBH_CHn_SEMA
240 * Address: 0x80+n*0x70
241 * SCT: no
242*/
243#define HW_APBH_CHn_SEMA(n) (*(volatile unsigned long *)(REGS_APBH_BASE + 0x80+(n)*0x70))
244#define BP_APBH_CHn_SEMA_RSVD2 24
245#define BM_APBH_CHn_SEMA_RSVD2 0xff000000
246#define BF_APBH_CHn_SEMA_RSVD2(v) (((v) << 24) & 0xff000000)
247#define BP_APBH_CHn_SEMA_PHORE 16
248#define BM_APBH_CHn_SEMA_PHORE 0xff0000
249#define BF_APBH_CHn_SEMA_PHORE(v) (((v) << 16) & 0xff0000)
250#define BP_APBH_CHn_SEMA_RSVD1 8
251#define BM_APBH_CHn_SEMA_RSVD1 0xff00
252#define BF_APBH_CHn_SEMA_RSVD1(v) (((v) << 8) & 0xff00)
253#define BP_APBH_CHn_SEMA_INCREMENT_SEMA 0
254#define BM_APBH_CHn_SEMA_INCREMENT_SEMA 0xff
255#define BF_APBH_CHn_SEMA_INCREMENT_SEMA(v) (((v) << 0) & 0xff)
256
257/**
258 * Register: HW_APBH_CHn_DEBUG1
259 * Address: 0x90+n*0x70
260 * SCT: no
261*/
262#define HW_APBH_CHn_DEBUG1(n) (*(volatile unsigned long *)(REGS_APBH_BASE + 0x90+(n)*0x70))
263#define BP_APBH_CHn_DEBUG1_REQ 31
264#define BM_APBH_CHn_DEBUG1_REQ 0x80000000
265#define BF_APBH_CHn_DEBUG1_REQ(v) (((v) << 31) & 0x80000000)
266#define BP_APBH_CHn_DEBUG1_BURST 30
267#define BM_APBH_CHn_DEBUG1_BURST 0x40000000
268#define BF_APBH_CHn_DEBUG1_BURST(v) (((v) << 30) & 0x40000000)
269#define BP_APBH_CHn_DEBUG1_KICK 29
270#define BM_APBH_CHn_DEBUG1_KICK 0x20000000
271#define BF_APBH_CHn_DEBUG1_KICK(v) (((v) << 29) & 0x20000000)
272#define BP_APBH_CHn_DEBUG1_END 28
273#define BM_APBH_CHn_DEBUG1_END 0x10000000
274#define BF_APBH_CHn_DEBUG1_END(v) (((v) << 28) & 0x10000000)
275#define BP_APBH_CHn_DEBUG1_SENSE 27
276#define BM_APBH_CHn_DEBUG1_SENSE 0x8000000
277#define BF_APBH_CHn_DEBUG1_SENSE(v) (((v) << 27) & 0x8000000)
278#define BP_APBH_CHn_DEBUG1_READY 26
279#define BM_APBH_CHn_DEBUG1_READY 0x4000000
280#define BF_APBH_CHn_DEBUG1_READY(v) (((v) << 26) & 0x4000000)
281#define BP_APBH_CHn_DEBUG1_LOCK 25
282#define BM_APBH_CHn_DEBUG1_LOCK 0x2000000
283#define BF_APBH_CHn_DEBUG1_LOCK(v) (((v) << 25) & 0x2000000)
284#define BP_APBH_CHn_DEBUG1_NEXTCMDADDRVALID 24
285#define BM_APBH_CHn_DEBUG1_NEXTCMDADDRVALID 0x1000000
286#define BF_APBH_CHn_DEBUG1_NEXTCMDADDRVALID(v) (((v) << 24) & 0x1000000)
287#define BP_APBH_CHn_DEBUG1_RD_FIFO_EMPTY 23
288#define BM_APBH_CHn_DEBUG1_RD_FIFO_EMPTY 0x800000
289#define BF_APBH_CHn_DEBUG1_RD_FIFO_EMPTY(v) (((v) << 23) & 0x800000)
290#define BP_APBH_CHn_DEBUG1_RD_FIFO_FULL 22
291#define BM_APBH_CHn_DEBUG1_RD_FIFO_FULL 0x400000
292#define BF_APBH_CHn_DEBUG1_RD_FIFO_FULL(v) (((v) << 22) & 0x400000)
293#define BP_APBH_CHn_DEBUG1_WR_FIFO_EMPTY 21
294#define BM_APBH_CHn_DEBUG1_WR_FIFO_EMPTY 0x200000
295#define BF_APBH_CHn_DEBUG1_WR_FIFO_EMPTY(v) (((v) << 21) & 0x200000)
296#define BP_APBH_CHn_DEBUG1_WR_FIFO_FULL 20
297#define BM_APBH_CHn_DEBUG1_WR_FIFO_FULL 0x100000
298#define BF_APBH_CHn_DEBUG1_WR_FIFO_FULL(v) (((v) << 20) & 0x100000)
299#define BP_APBH_CHn_DEBUG1_RSVD1 5
300#define BM_APBH_CHn_DEBUG1_RSVD1 0xfffe0
301#define BF_APBH_CHn_DEBUG1_RSVD1(v) (((v) << 5) & 0xfffe0)
302#define BP_APBH_CHn_DEBUG1_STATEMACHINE 0
303#define BM_APBH_CHn_DEBUG1_STATEMACHINE 0x1f
304#define BV_APBH_CHn_DEBUG1_STATEMACHINE__IDLE 0x0
305#define BV_APBH_CHn_DEBUG1_STATEMACHINE__REQ_CMD1 0x1
306#define BV_APBH_CHn_DEBUG1_STATEMACHINE__REQ_CMD3 0x2
307#define BV_APBH_CHn_DEBUG1_STATEMACHINE__REQ_CMD2 0x3
308#define BV_APBH_CHn_DEBUG1_STATEMACHINE__XFER_DECODE 0x4
309#define BV_APBH_CHn_DEBUG1_STATEMACHINE__REQ_WAIT 0x5
310#define BV_APBH_CHn_DEBUG1_STATEMACHINE__REQ_CMD4 0x6
311#define BV_APBH_CHn_DEBUG1_STATEMACHINE__PIO_REQ 0x7
312#define BV_APBH_CHn_DEBUG1_STATEMACHINE__READ_FLUSH 0x8
313#define BV_APBH_CHn_DEBUG1_STATEMACHINE__READ_WAIT 0x9
314#define BV_APBH_CHn_DEBUG1_STATEMACHINE__WRITE 0xc
315#define BV_APBH_CHn_DEBUG1_STATEMACHINE__READ_REQ 0xd
316#define BV_APBH_CHn_DEBUG1_STATEMACHINE__CHECK_CHAIN 0xe
317#define BV_APBH_CHn_DEBUG1_STATEMACHINE__XFER_COMPLETE 0xf
318#define BV_APBH_CHn_DEBUG1_STATEMACHINE__TERMINATE 0x14
319#define BV_APBH_CHn_DEBUG1_STATEMACHINE__WAIT_END 0x15
320#define BV_APBH_CHn_DEBUG1_STATEMACHINE__WRITE_WAIT 0x1c
321#define BV_APBH_CHn_DEBUG1_STATEMACHINE__HALT_AFTER_TERM 0x1d
322#define BV_APBH_CHn_DEBUG1_STATEMACHINE__CHECK_WAIT 0x1e
323#define BF_APBH_CHn_DEBUG1_STATEMACHINE(v) (((v) << 0) & 0x1f)
324#define BF_APBH_CHn_DEBUG1_STATEMACHINE_V(v) ((BV_APBH_CHn_DEBUG1_STATEMACHINE__##v << 0) & 0x1f)
325
326/**
327 * Register: HW_APBH_CHn_DEBUG2
328 * Address: 0xa0+n*0x70
329 * SCT: no
330*/
331#define HW_APBH_CHn_DEBUG2(n) (*(volatile unsigned long *)(REGS_APBH_BASE + 0xa0+(n)*0x70))
332#define BP_APBH_CHn_DEBUG2_APB_BYTES 16
333#define BM_APBH_CHn_DEBUG2_APB_BYTES 0xffff0000
334#define BF_APBH_CHn_DEBUG2_APB_BYTES(v) (((v) << 16) & 0xffff0000)
335#define BP_APBH_CHn_DEBUG2_AHB_BYTES 0
336#define BM_APBH_CHn_DEBUG2_AHB_BYTES 0xffff
337#define BF_APBH_CHn_DEBUG2_AHB_BYTES(v) (((v) << 0) & 0xffff)
338
339/**
340 * Register: HW_APBH_VERSION
341 * Address: 0x3f0
342 * SCT: no
343*/
344#define HW_APBH_VERSION (*(volatile unsigned long *)(REGS_APBH_BASE + 0x3f0))
345#define BP_APBH_VERSION_MAJOR 24
346#define BM_APBH_VERSION_MAJOR 0xff000000
347#define BF_APBH_VERSION_MAJOR(v) (((v) << 24) & 0xff000000)
348#define BP_APBH_VERSION_MINOR 16
349#define BM_APBH_VERSION_MINOR 0xff0000
350#define BF_APBH_VERSION_MINOR(v) (((v) << 16) & 0xff0000)
351#define BP_APBH_VERSION_STEP 0
352#define BM_APBH_VERSION_STEP 0xffff
353#define BF_APBH_VERSION_STEP(v) (((v) << 0) & 0xffff)
354
355#endif /* __HEADERGEN__IMX233__APBH__H__ */