diff options
author | Aidan MacDonald <amachronic@protonmail.com> | 2021-03-03 17:54:38 +0000 |
---|---|---|
committer | Solomon Peachy <pizza@shaftnet.org> | 2021-03-03 20:50:28 +0000 |
commit | 74a3d1f5be2d364a33f37e0ad621538df1bfba4b (patch) | |
tree | 8989db6f499d53384645a7a6c6ee84933764f7fd /firmware/target/mips/ingenic_jz47xx/usb-jz4740.c | |
parent | f906df017dd7e82f8452cc479373a1b341a02bd9 (diff) | |
download | rockbox-74a3d1f5be2d364a33f37e0ad621538df1bfba4b.tar.gz rockbox-74a3d1f5be2d364a33f37e0ad621538df1bfba4b.zip |
Fix MIPS cache operations and enable HAVE_CPU_CACHE_ALIGN on MIPS
- The range-based cache operations on MIPS were broken and only worked
properly when BOTH the address and size were multiples of the cache
line size. If this was not the case, the last cache line of the range
would not be touched!
Fix is to align start/end pointers to cache lines before iterating.
- To my knowledge all MIPS processors have a cache, so I enabled
HAVE_CPU_CACHE_ALIGN by default. This also allows mmu-mips.c to use
the CACHEALIGN_UP/DOWN macros.
- Make jz4760/system-target.h define its cache line size properly.
Change-Id: I1fcd04a59791daa233b9699f04d5ac1cc6bacee7
Diffstat (limited to 'firmware/target/mips/ingenic_jz47xx/usb-jz4740.c')
0 files changed, 0 insertions, 0 deletions